

# **32 bit TX System RISC**

# **TX19 Family TMP19A71CYFG**/**UG**

# **TMP19A71FYFG**/**UG**

# **Rev 2.0**(**Feb.2007**)

# **TOSHIBA CORPORATION**

# Contents



 $\sqrt{2}$ 

## 32-Bit RISC Microprocessor TX19 Family TMP19A71FYFG/FYUG/CYFG/CYUG

### 1. Features

The TX19A core processor contained in the TMP19A71 is a family of high-performance 32-bit microprocessors that offers the speed of a 32-bit RISC solution with the added advantage of a significantly reduced code size of a 16-bit architecture. The instruction set of the TX19A includes the high-performance MIPS32ISA, and is enhanced by the MIPS16e-TXTM Application-Specific Extensions (ASE) based on the highly code-efficient MIPS16eISA of MIPS Technologies, Inc. and with added instructions by Toshiba.

The TMP19A71 is built on a TX19A core processor and contains a selection of intelligent peripherals. It is suitable for low-voltage and low-power applications.

The TMP19A71 has the following features:

- (1) TX19A core processor (For details, refer to the TX19A Architecture manual.)
	- 1) Two instruction set architecture (ISA) modes: 16-bit ISA for code density and 32-bit ISA for speed
		- The  $16$ -bit ISA is object-code compatible with the code-efficient MIPS16e<sup>TM</sup>ASE.
		- The 32-bit ISA is object-code compatible with the high-performance TX39 Family.
	- 2) Combines high performance with low power consumption.
		- High performance
			- Single clock cycle execution (except for save, restore, jump/branch instructions)
			- 3-operand computational instructions for high instruction throughput
			- 5-stage pipeline
			- On-chip high-speed memory
			- DSP function: Executes 32-bit multiply-accumulate operations (32-bit x 32-bit + 64-bit  $= 64$ -bit) in a single clock cycle.
		- Low power consumption
			- Optimized design using a low-power cell library

060116EBP

• The information contained herein is subject to change without notice. 021023\_D

• TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A

• The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunctionor failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B

• The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106 Q

• The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. 021023\_C

• The products described in this document are subject to the foreign exchange and foreign trade laws. 021023 E

• For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619\_S



3) Fast interrupt response suitable for real-time control

- Distinct starting locations for each interrupt service routine
- Automatically generated vectors for each interrupt source
- Automatic updates of the interrupt mask level

#### (2) On-chip program memory and data memory



• ROM correction logic (8 words x 8 blocks)

(3) 8-channel DMA controller

- Interrupt- or software-triggered
- Transfer destination: On-chip memory, on-chip peripherals
- (4) 4-channel 16-bit timer
	- 16-Bit Interval Timer mode
	- 16-Bit Event Counter mode
	- 16-Bit PPG output
	- Input capture
- (5) 4-channel general-purpose serial interface
	- Either UART mode or Synchronous mode can be selected for 2 channels; the other 2 channels are UART only.
	- 50% duty cycle generation (for UART mode only)
- (6) 2-channel 3-phase PWM generation (PMD)
	- Generating 3-phase PWM with a resolution of 35.7 ns (at IMCLK = 28 MHz)
	- Dead time insertion
	- 3-phase PWM generation disabled under abnormal condition
	- Two channels can be started synchronously.
- (7) 1-channel ABZ encoder

• •

- Supporting incremental encoder
- Rotation direction detection circuit
- Absolute position detection circuit
- Position comparison circuit
- On-chip noise filter
- (8) 19-channel 10-bit AD converter (with internal sample and hold)
	- High-speed conversion (min: 2.36  $\mu$ s)
	- Input voltage range: 0 V to 3.3 V
	- External trigger supported
	- Fixed-Channel or Channel Scan mode
	- Single Conversion or Continuous Conversion mode
- High-Priority Conversion mode
- AD conversion monitoring
- PMD mode
- (9) 1-channel watchdog timer

(10) Interrupt sources

- 2 CPU interrupts: Software interrupt (within the co-processor)
- 37 internal interrupts: 7 priority levels (excluding the watchdog timer interrupt)
- 11 external interrupts: 7 priority levels (excluding the NMI interrupt)
- (11) 75-pin input/output ports
- (12) Standby modes
	- Three standby modes: DOZE, HALT, STOP
- (13) Clock generator
	- On-chip PLL (x 16)
	- Clock gear: Divides the high-speed clock to 1/2, 1/4 or 1/8.
- (14) Endian
	- Little-endian fixed
- (15) Power voltage
	- Peripheral I/O:  $Vcc3 = 3.3V \pm 0.3 V$  (TMP19A71FYFG/UG, TMP19A71CYFG/UG)
	- Internal:  $Vcc2 = 2.5V \pm 0.2 V (MP19A71FYFG/UG)$
	- Internal:  $VecC15 = 1.5V \pm 0.15 V (TMP19A71CYFG/UG)$
- (16) Operating frequency
	- 56 MHz  $(Vcc2 = 2.5V + 0.2 V$ : TMP19A71FYFG/UG)
	- 56 MHz (Vcc15 = 1.5V ±0.15 V: TMP19A71CYFG/UG)
- (17) Package
	- P-LQFP100-1414-0.50F (14mm × 14mm, 0.5-mm pitch): TMP19A71FYUG/CYUG
	- P-QFP100-1420-0.65A (14mm × 20mm, 0.65-mm pitch): TMP19A71FYFG/CYFG





( ): Default function after reset



### 2. Pin Assignments and Pin Functions

This section contains pin assignments for the TMP19A71 as well as brief descriptions of the TMP19A71 input and output signals.

#### 2.1 TMP19A71CYFG/UG Pin Assignments

[Figure 2.1](#page-6-0) shows the pin assignments of the TMP19A71CYUG.



Figure 2.1 TMP19A71CYUG Pin Assignments (100-pin LQFP)

<span id="page-6-0"></span>**Note 1: This pin should be set to High during a reset sequence.** 

**Note 2: These signals are Low active.** 



[Figure 2.2](#page-7-0) shows the pin assignments of the TMP19A71CYFG.

- <span id="page-7-0"></span>**Note 1: This pin should be set to High during a reset sequence.**
- **Note 2: These signals are Low active.**

### 2.2 TMP19A71FYFG/UG Pin Assignments

[Figure 2.3](#page-8-0) shows the pin assignments of the TMP19A71FYUG.



<span id="page-8-0"></span>

**Note 2: These signals are Low active.** 



#### [Figure 2.4](#page-9-0) shows the pin assignments of the TMP19A71FYFG.

- <span id="page-9-0"></span>**Note 1: This signal must be set to High during a reset sequence.**
- **Note 2: These signals are Low active.**

#### 2.3 Pin Names and Functions

[Table 2.3.1](#page-10-0) lists the input and output pins of the TMP19A71, including alternate pin names and functions for multi-function pins.

<span id="page-10-0"></span>













**Note: This pin should be fixed to High in a mask-version product.** 

### 3. Core Processor

The TMP19A71 contains a high-performance 32-bit core processor called the TX19A. For a detailed description of the core processor, refer to the TX19A Architecture manual.

The functions unique to the TMP19A71 not covered in the architecture manual are described below.

**Note: All references to register addresses in the following description assume that the TMP19A71 is operating in Little-Endian mode.** 

#### 3.1 Power-Up Sequence

To power up the TMP19A71, we recommend that the core power supply (2.5 V in a flash-version product and 1.5 V in a mask-version product) be turned on first.

#### 3.2 Reset Operation

•

To reset the TMP19A71, RESET must be asserted for at least a specified period of time, as shown in [Table 3.2.1,](#page-13-0) after the power supply voltage has stabilized. This time period is required to initialize internal circuits. If this requirement is not satisfied, the TMP19A71 may not operate properly due to improper initialization of internal circuits. The incorporated program begins executing 30 usec after RESET is released.

<span id="page-13-0"></span>

| <b>Reset Timing</b>                               | Equation (sec) | Required External Reset Input Time    |
|---------------------------------------------------|----------------|---------------------------------------|
| Flash-version device: At power-on, and second and | Fixed          | 1 msec after power supply has         |
| subsequent resets (CLKMISC MSFR = 0)              |                | stabilized                            |
| Flash-version device: Second and subsequent       | 32/X1          | 4.6 us (at 7MHz/) or 6.4 us (at 5     |
| resets (CLKMISC.MSFR = $1$ )                      |                | MHz) after oscillation has stabilized |
| Mask-version device                               |                |                                       |

Table 3.2.1 Reset Input Time

**Note: When oscillation is started, oscillation stabilization time and PLL lock-up time are additionally required.** 

The following occur as a result of a reset:

- The System Control Coprocessor (CP0) registers within the TX19A core processor are initialized. For details, refer to the TX19A Architecture manual.
	- The Reset exception is taken. Program control is transferred to the exception handler at a predefined address.) This predefined location is called an exception vector, which directly indicates the start of the actual exception handler routine. The Reset exception is always vectored to virtual address 0xBFC0\_0000 (which is the same as for the Nonmaskable Interrupt exception).
- All on-chip I/O peripheral registers are initialized.
- All port pins, including those multiplexed with on-chip peripheral functions, are configured as either general-purpose inputs or general-purpose outputs.

**Note 1: The TMP19A71 must be powered up with RESET asserted. The reset state should not be terminated until after the power supply voltage stablizes within the valid operating range.** 

**Note 2: There is a possibility that on-chip RAM locations accessed and general-purpose registers of the selected bank may be corrupted during a reset.** 

#### 3.3 Start-Up Routine

The following explains a standard start-up routine. Write a start-up routine according to the requirements of your program.

1. Enable the shadow register sets

Set the SSD bit of the SSCR register (CP0 register) to 0 to enable the shadow register sets.

2. Set the global pointer r28 (GP) and the stack pointer r29 (SP)

Set the initial values in r28 and r29 as required. When the shadow register sets are used, it is necessary to set r29 separately for shadow register set 0 and shadow register sets 1 to 7.

3. Set the CP0 Status register

In the CP0 Status register, set the CU0 bit  $\langle CP0 \rangle$  usability) to 1, the BEV bit (bootstrap exception vector) to 1, and the IM[4:2] field (interrupt mask) to 1, as required.

4. Set the CP0 Cause register

Set the IV bit (interrupt vector) in the CP0 Cause register to  $1/2$  as required.

5. Set the block decode registers

It is necessary to set the block decode registers to change the data read method according to whether the flash-version or mask-version device is used. If this setting is not made, internal ROM data cannot be read correctly. The B0DCR and B0DLR registers should be accessed from block 0, and the B1DCR and B1DLR registers should be accessed from block 1.

(Programming examples)

By using instructions stored at 0xBFC0\_0000 to 0xBFC1\_FFFF (0x0000\_0000 to 0x0001\_FFFF):

B0DCR (0xFFFF\_E530) <= 0x00

B0DLR(0xFFFF\_E534)<-- 0x3D

By using instructions stored at 0xBFC2\_0000 to 0xBFC3\_FFFF (0x0002\_0000 to 0x0003\_FFFF):

B1DCR (0xFFFF\_E538) <- 0x00

B1DLR(0xFFFF\_E53C) <-- 0x3D

Block 0 Decode Control Register 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 B0DCR Bit Symbol ― ― ― ― ― ― ― B0DECEN (0xFFFF\_E530) Read/Write R/W Rounded and the extension of the extensi Reset Value 0 0 0 0 0 0 0 1 Function 1: Flash version 0: Mask version **Note 1: In the mask-version device, the B0DECEN bit is not initialized by a WDT reset; it is initialized by an external reset. Note 2: In the flash-version device, the B0DECEN bit is not initialized by a normal reset; it is initialized by a power-on reset. Note 3: The B0DCR should be accessed by an instruction stored in block 0 (0xBFC0\_0000 to 0xBFC1\_FFFF or 0x0000\_0000 to 0x0001\_FFFF).**  Block 0 Decode Lock Register  $7 \t 6 \t 5 \t \t \t \t \t \t \t \t 4 \t 1 \t 3 \t 2 \t \t \t \t \t 0$ B0DLR Bit Symbol (0xFFFF\_E534) Read/Write  $\setminus$  W **Reset Value** Function The value written in the B0DLR.B0DECEN bit takes effect by writing 0x3D in this register. **Note: The B0DLR should be accessed by an instruction stored in block 0 (0xBFC0\_0000 to 0xBFC1\_FFFF or 0x0000\_0000 to 0x0001\_FFFF).**  Block 1 Decode Control Register  $7$   $\bigcirc$   $6$   $\bigcirc$  5  $\bigcirc$   $4$   $\bigcirc$  3  $\bigcirc$  2 1 1 0 B1DCR Bit Symbol ― ― ― ― ― ― ― B1DECE N  $(0x$ FFFF\_E538) Read/Write  $\bigcap_{n=1}^{\infty}$ Reset Value 0 0 0 0 0 0 0 1 Function  $\bigcap$   $\bigcup$   $\bigcap$   $\$ version 0: Mask version **Note 1: In the mask-version device, the B1DECEN bit is not initialized by a WDT reset; it is initialized by an external reset. Note 2:** In the flash-version product, the B1DECEN bit is not initialized by a normal reset; it is initialized by a **power-on reset. Note 3: The B1DCR should be accessed by an instruction stored in block 1 (0xBFC2\_0000 to 0xBFC3\_FFFF or 0x0002\_0000 to 0x0003\_FFFF).**  Block 1 Decode Lock Register  $7 \vee 6$  | 5 | 4 | 3 | 2 | 1 | 0 B1DLR Bit Symbol (0xFFFF\_E53C) Read/Write W **Reset Value** Function The value written in the B1DLR.B1DECEN bit takes effect by writing 0x3D in this register. **Note: The B1DLR should be accessed by an instruction stored in block 1 (0xBFC2\_0000 to 0xBFC3\_FFFF or 0x0002\_0000 to 0x0003\_FFFF).** 

#### 3.4 Bus Cycles

In a processor using pipelining like the TX19A core processor, performance is greatly influenced by pipeline hazards. To improve performance, therefore, due consideration must be given to pipeline hazards related to bus cycles. The TX19A core processor controls bus cycles asynchronous to the pipeline (non-blocking loads, etc.) to prevent degradation in performance due to pipeline hazards.

In addition, taking account of DMA transfers triggered by external sources, it is extremely difficult to control bus cycles by software. The TX19A core processor is provided with the SYNC instruction for synchronization of bus cycles. The SYNC instruction stalls execution of the next instruction until all instructions generating bus cycles (including the write buffer) have been completed.

The following gives considerations related to bus cycles through explaining how to use the SYNC instruction. Please note that the following considerations may not apply and other considerations may be required depending on the system.

For a detailed description of the write buffer and bus cycles, refer to the TX19A Architecture manual.

#### 3.4.1 Bus Cycle Execution Time

[Table 3.4.1](#page-16-0) shows the number of clock cycles required for completing the bus cycle of a load or store instruction. Since the start timing of each bus cycle varies depending on the write buffer and bus states, the values shown in this table may not always apply.

<span id="page-16-0"></span>

#### Table 3.4.1 Number of Clock Cycles for Completing Bus Cycles

#### <span id="page-17-0"></span>3.4.2 When Using Instructions Executed Asynchronous to Bus Cycles

[Table 3.4.2](#page-17-0) lists the co-processor and special-purpose instructions that are executed independent of bus cycles to enable and disable interrupts and to enter standby mode.





To execute these instructions, caution must be exercised on preceding bus cycles. The following examples show possible problems.



In the above example, the MTC0 instruction may be executed before the preceding bus cycle is completed so that interrupts are enabled before the interrupt source is cleared as intended. This problem can be avoided by inserting the SYNC instruction before the MTC0 instruction, as shown below.



Example 2: Exiting standby mode (Problem example) ori r26, r0 , 0x0d lui r27, hi(TB0RUN)

sb r26, lo(TB0RUN)(r27) ; Bit 0(TRUN) = 1(timer start) wait is a set of the standby mode. The standby mode. nop

This is an example of exiting standby mode when the timer reaches the specified time. If the WAIT instruction is executed before the preceding bus cycle is completed, standby mode may be entered before the timer is set, making it impossible to exit standby mode. This problem can be avoided by inserting the SYNC instruction before the WAIT instruction so that the WAIT instruction is stalled until the timer starts counting, as shown below.



Generally speaking, it is not possible to predict when a bus cycle completes. Therefore, we do not recommend using the NOP instruction instead of the SYNC instruction in the above examples for waiting for completion of the preceding bus cycle.

#### 3.4.3 When an Memory Area Is Modified

Is it also necessary to exercise caution on bus cycles when a memory area is modified through the ROM correction function or an external bus interface. The following shows an example of execution entering an area that is modified by ROM correction immediately after the ROM correction setting has been made.

Note: The TMP19A71 does not contain an external bus interface.

Example 3: Executing the ROM correction target area after the ROM correction setting has been made (Problem example)

lui r26, hi(NG\_AREA) addiu r26, r26, lo(NG\_AREA) ; Set the address of NG\_AREA to be replaced. lui r27, hi(ADDREG0) NG\_AREA: ; replaced area nop

 $1772$ 

nop

sw r26, lo(ADDREG0)(r27) ; Replace NG\_AREA with 0xFFFFBF00-

In the above example, execution enters the memory area to be replaced immediately after the ROM correction setting is made. Although instructions are executed sequentially here, this situation may also occur with a jump or branch instruction. It is not normally possible to know in advance the area to be replaced with the ROM correction function. Therefore, the SYNC instruction should be inserted after an instruction for setting ROM correction. In this way, the area to be replaced with the ROM correction function will not be executed until the relevant processing is completed.



#### 3.4.4 When the SYNC Instruction Is Invalidated by an Interrupt

Even if the SYNC instruction is inserted to prevent possible problems as described in the above examples, the SYNC instruction may be invalidated by an interrupt. The following shows such a case occurring in the above example 2 (exiting standby mode).



This problem can be avoided by inserting the SYNC instruction at the end of the interrupt service routine (immediately before the ERET instruction).



#### 3.4.5 Write Buffer

#### 3.4.5.1 TMP19A71 Write Buffer

The TMP19A71 contains a four-entry FIFO write buffer. Each pipeline stage is basically executed in a single clock cycle. However, a write bus cycle accessing an area other than on-chip memory may require more than one clock cycle. The write buffer is provided to accommodate such speed variations so that program execution can achieve higher performance.

With the TMP19A71 write buffer, a read bus cycle (load instruction) is always stalled until the write buffer becomes empty regardless of the addresses to be accessed by store and load instructions (see [Figure 3.4.1\)](#page-22-0). Therefore, bus cycles are always generated in accordance with the program execution sequence.

<span id="page-22-0"></span>

#### 3.4.5.2 TMP19A70 Write Buffer (For Reference)

With the TMP19A70 write buffer, a load instruction may be executed before the immediately preceding store instruction. In an example shown in [Figure 3.4.2,](#page-23-0) the target address of the third load instruction is different from the target address of the second store instruction that is queued up in the write buffer. In this case, the read bus cycle of the load instruction is processed before the write bus cycle of the store instruction in the write buffer. (If the second and third instructions have the same target address, the load instruction is stalled until the store instruction is completed.)



#### <span id="page-23-0"></span>Figure 3.4.2 TMP19A70 Write Buffer Operation (with Different Target Addresses)

The following example shows a possible problem case with the TMP19A70 write buffer for reference.

Example: Reading Port 0 (TMP19A70) (Problem example) sb r0, P0IER ) ; Enable Port 0 input  $\mathsf{lb}$   $\land$   $\mathsf{rb}$ , P0D  $\land$ ; Read Port 0.

In this example, the write buffer may cause the instruction for reading Port 0 to be executed before Port 0 is enabled. If this happens, the port output value will be read from Port 0. This problem can be avoided by inserting the SYNC instruction before the load instruction, as shown below, to stall the load instruction until Port 0 input is enabled.



#### 3.4.6 Limitations on Accessing Special-Function Registers (SFRs)

Read-modify or read-modify-write instructions must be used with caution on SFRs that include write-only bits or bits that are cleared by a read.

- 3.4.6.1 SFRs Requiring Extra Caution
	- (1) Registers including write-only bits

If a read-modify-write instruction is executed on a register including write-only bits with undefined read values, the write operation may not be performed as expected because the value read from each write-only bit cannot be guaranteed.

(2) Registers including bits cleared by a read

If a read-modify or read-modify-write instruction is executed on a register including bits that are cleared by a read, the read operation may unintentionally clear these bits.

SFRs requiring extra caution are listed in the table below.

<span id="page-24-0"></span>

Table 3.4.3 SFRs Requiring Extra Caution

#### 3.4.6.2 Bit Manipulation Instructions Requiring Extra Caution

The bit manipulation instructions listed in the table below are read-modify or read-modify-write instructions that must not be used on the SFRs listed in [Table 3.4.3.](#page-24-0) If these instructions are used to access the said SFRs, unexpected operation may result.





#### 3.4.6.3 Considerations for Access Length Discrepancy

The TX19A core handles bit manipulation instructions by using the access length shown in Table 3.4.4 and internally realizing 1-bit accesses in a pseudo manner. Therefore, if bit manipulation instructions are used on the SFRs shown in Table 3.4.3, the correct results may not be obtained.

This problem can be avoided by using the \_rbi modifier that is provided in Toshiba's C compiler for inhibiting bit manipulation instructions. For details, refer to the instruction manual of the C compiler.

#### 3.4.6.4 Considerations for Using the C Compiler

If bit fields are used in the SFRs shown in Table 3.4.3, the C compiler may generate bit manipulation instructions or read-modify or read-modify-write instructions of 8-bit or larger quantity.

Toshiba's C compiler provides the  $\angle$ rbi modifier that can be used for inhibiting bit manipulation instructions on specified SFRs. For details, refer to the instruction manual of the C compiler.



## 4. Memory Map



[Figure 4.1.1](#page-26-0) shows memory assignment for the TMP19A71.

- <span id="page-26-0"></span>**Note 1: The on-chip 256-Kbyte ROM is mapped to virtual addresses from 0x0000\_0000 through 0x0003\_FFFF or 0xBFC0\_0000 through 0xBFC3\_FFFF.**
- **The on-chip 10-Kbyte RAM is mapped to virtual addresses from 0xFFFF\_9800 through 0xFFFF\_BFFF.**
- **Note 2: Since the physical address space from 0xFFFF\_4000 through 0XFFFF\_BFFF is reserved as the RAM area, do not access the region except that within which RAM is located.**
- **Note 3: The on-chip ROM is located in a linear address space beginning at physical address 0x0000\_0000 or 0xBFC0\_0000.**  All types of exceptions are vectored to the on-chip ROM when the BEV bit of the System Control Coprocessor's<br>Status register is set to the default value of 1. (When BEV = 0, not all exception vectors reside in contiguous<br>l

Using the 0x0000\_0000 ± 32KB virtual address space helps to improve code efficiency. The virtual address space<br>beginning at 0x0000\_0000 is a shadow of the on-chip memory beginning at 0xBFC0\_0000, and references to this<br>spa

**Examples: 32-bit ISA**  • **Accessing the 0x0000\_0000 ± 32KB space LW r2, Io (\_t) (r0) ; (r2)**←**Data of 0x0000\_xxxx**  ↑ **Accessed with a single instruction**  • **Accessing other locations LUI r3, hi (\_f) ;** ← **Upper 16 bits of address are loaded into r3. LW r2, Io (\_f) (r3) ; Lower 16 bits of address must be added to upper 16 bits. Note 4: No instruction should be placed in the last four words of the physical address space because the instruction** 

- **prefetch circuit will access a location beyond the on-chip ROM area.**  • **0xBFC3\_FFF0 through 0xBFC3\_FFFF of 256-Kbyte on-chip ROM**
- **Note 5: The TMP19A71 is always operated in the Kernal mode. The User mode should not be used.**

# 5. Clock/Standby Control

#### 5.1 Standby Control

The TMP19A71 provides support for several levels of power reduction. While in NORMAL mode, setting the RP bit in the System Control Coprocessor (CP0)'s Status register and then executing the WAIT instruction cause the TMP19A71 to enter one of the standby modes—IDLE (Halt, Doze) or STOP—as specified by the SS field of the CLKSPD register.

The characteristics of IDLE and STOP modes are as follows:

IDLE: In IDLE mode, the TX19A core processor stops.

IDLE mode can be exited by a hardware interrupt, a nonmaskable interrupt (NMI) or a reset. The latter two include those triggered by the watchdog timer. If the level of a wakeup interrupt set in the ILxx field of the IMRxx register is lower than the mask level set in the CMASK field of the ILEV register, the TMP19A71 does not wake up from IDLE mode. If the interrupt level is higher than the mask level, the TMP19A71 returns to NORMAL mode and then services the interrupt.

**Note 1: In Halt mode, the TMP19A71 freezes the TX19A core processor, preserving the pipeline state. In Halt mode, the TMP19A71 ignores any external bus requests; so it continues to assume bus mastership. Note 2: In Doze mode, the TMP19A71 freezes the TX19A core processor, preserving the pipeline state. In Doze mode, the TMP19A71 recognizes external bus requests.** 

STOP: In STOP mode, the whole TMP19A71 stops.

STOP mode can be exited by INT0 to INT3, NMI or a reset. The latter two do not include those triggered by the watchdog timer.

When INT0 to INT3 are used for waking up from STOP mode, set CLKW0.W0WE  $= 1$  for INTO and CLKINTx.IxKI = 1 for INT1 to INT3. If one of these interrupts occurs and the interrupt level set in the IMRxx.ILxx field is higher than the mask level set in the ILEV.CMASK field, the TMP19A71 returns to NORMAL mode and then services the interrupt.

The interrupt level of INT0 to INT3, when used for exiting STOP mode, should be set to a value higher than the mask level.

#### (1) TMP19A71 operation in NORMAL and standby modes



#### Table 5.1.1 TMP19A71 Operation in NORMAL and Standby Modes

#### (2) Clock generation operation in NORMAL and standby modes



Table 5.1.2 Block Generation Operation in NORMAL and Standby Modes

On: Operating, or clock supplied

Off: Stopped, or clock not supplied

#### (3) Processor and peripheral block operation in standby modes

#### Table 5.1.3 Processor and Peripheral Blocks in Standby Modes



Note 1: **In STOP mode, clock supply is stopped but INT0 to INT3 can be used to wake up from STOP mode. After STOP mode is exited, the INTC accepts the interrupt request.** 

**Note 2: The WDT stops operating in STOP mode. The WDT counter value is not cleared after STOP mode is exited. Note 3: I/O ports are not automatically disabled upon entering IDLE or STOP mode. To reduce power consumption,** 

**I/O ports should be disabled before entering IDLE or STOP mode.** 

TMP19A71

#### 5.2 Clock Source Block Diagram

#### 5.2.1 Block Diagram



#### 5.3.1 Register Map

[Table 5.3.1](#page-29-0) shows the register map of the clock generator. All registers other than the CLKACT are 8 bits wide, but registers at consecutive addresses can be accessed as a 16- or 32-bit quantity. When accessing more than one register at a time, be careful not to include any reserved area. For information about reserved areas, see "18. I/O Register Summary".

<span id="page-29-0"></span>



**Note: The settings made in these CG registers take effect by writing 0x5A5A and then 0xF0F0 consecutively in the CLKACT register within 64 system clock cycles after the settings are made. It this time limit is not observed, the settings will not take effect.** 

#### 5.3.2 Register Description

**TOSHIBA** 



Figure 5.3.1 Example of How to Use the Clock Generator Activate Register



#### Oscillator Setting Register



#### Warm-Up Setting Register

(0xFFFF\_D305)



**Note 1: The warm-up time set in the WTHT field is counted using the fosc clock.** 

**Note 2: When the WTHW bit is set to 1, the warm-up time set in the WTHT field is automatically inserted before clock oscillation is started. At power-on, if a reset state is released without waiting for 2^16 clock cycles, the internal circuits may not be initialized properly.** 

**Note 3: During the warm-up period, no clock is supplied to the internal circuits.** 





Mode Switch Register

#### **Note 1: The CLKSPD.SS field selects the standby mode in combination with the RP bit of CP0's Status register, as shown in the table below. The X mark indicates that the WAIT instruction cannot be used in that mode.**



- Note 2: Each time the TMP19A71 is placed in a standby mode, set the CLKSPD.SS field before executing the **WAIT instruction. The WAIT instruction should not be executed successively.**
- **Note 3: To set the CLKSPD.SS field to a value other than 00, be sure to set 0x5A5A and 0xF0F0 to the CLKACT register exclusively to enable the CLKSPD.SS setting. If other clock generator registers are set at the same time, the settings may not be reflected correctly.**
- **Note 4: This register does not support bit manipulation instructions.**



Clock Gear Control Register

**Note: Before changing the system clock setting, make sure that all peripheral functions are stopped.** 

#### 5.3.3 Interrupt Registers



**Note 1: Setting this register causes the NMIBE bit to be set to 1, disabling any subsequent writes to this register until a reset is applied.** 

 **Note 2: To use NMI, appropriate settings must be made in the relevant port registers. For details, see** "**8. I/O Ports".** 



**Note: The W0WE bit must be set to 1 to use INT0 as the wake-up signaling to take the TMP19A71 out of STOP mode.** 





INT0 Setting Register 1



**Note: The I1KI bit must be set to 1 to use INT1 as the wake-up signaling to take the TMP19A71 out of STOP mode.** 



**Note: The I2KI bit must be set to 1 to use INT2 as the wake-up signaling to take the TMP19A71 out of STOP mode.** 



INT3 Setting Register

 $(0x$ FFFF\_D31D)



**Note: The I3KI bit must be set to 1 to use INT3 as the wake-up signaling to take the TMP19A71 out of STOP mode.**
### 5.3.4 Reset Registers

#### Clock Generator Setting Register (Mask-Version Product)

(0xFFFF\_D30D)



**Note 1: Bits 7 to 5 of the CLKMISC register are not initialized by a WDT reset; they are initialized by an external reset.** 

**Note 2: The MSWDR bit is not initialized by a WDT reset; it is initialized by an external reset. To clear this bit after a WDT reset occurred, it must be programmed to 0.** 

**Note 3: The MSBC bit indicates whether or not new settings can be made to the CG registers. When MSBC = 1, the settings in the CG registers are in the middle of being changed after the CLKACT register is set. The MSBC bit must be cleared to 0 before new values can be written to the CG registers.** 

Clock Generator Setting Register (Flash-Version Product)



**Note 1: Bits 7 to 5 of the CLKMISC register are not initialized by a normal reset; they are initialized by a power-on reset.** 

**Note 2: The MSWDR bit is not initialized by a normal reset; it is initialized only by a power-on reset. To clear this bit after a WDT reset occurred, it must be programmed to 0.** 

**Note 3: The MSCW bit is not initialized by a normal reset; it is initialized only by a power-on reset. This bit can be used as a flag to indicate whether a power-on or normal reset occurred by programming this bit to 1 after a power-on reset. This bit is not automatically set to 1 by a normal reset.** 

**Note 4: The MSBC bit indicates whether or not new settings can be made to the CG registers. When MSBC = 1, the settings in the CG registers are in the middle of being changed after the CLKACT register is set. The MSBC bit must be cleared to 0 before new values can be written to the CG registers.** 

**Note 5: When the MSFR bit is set to 1, the Flash ROM is not initialized by an external or WDT reset. To program or erase the Flash ROM, this bit should be set to 0.** 

# 6. Watchdog Timer (WDT)

The TMP19A71 contains a watchdog timer (WDT). The WDT is used to regain control of the system in the event of software system lockups due to spurious noises, etc. When a watchdog timer time-out occurs, the WDT generates a nonmaskable interrupt (NMI) or a reset exception to the TX19A core processor.

# 6.1 Operational Overview

The WDT can be programmed to generate a reset or NMI upon time-out. When NMI is selected, a reset occurs upon counter overflow.

### 6.1.1 Generating an NMI (WDMOD.RESCR = 0)

If the WDT counter is not cleared within the time-out period set in the WDMOD.FTP field, the WDT generates an NMI upon time-out. Then, the WDT continues counting. If the 23-bit binary counter is not cleared before it overflows (about 300 ms with  $IMCLK = 28$ MHz), the WDT generates a reset exception. This causes the WDT to be initialized and start counting again with the default setting.

**Note: After an NMI occurs, save necessary data on the stack and wait for an overflow reset.** 



# 6.1.2 Generating a Reset (WDMOD.RESCR = 1)

If the WDT counter is not cleared within the time-out period set in the WDMOD.FTP field, the WDT generates a reset exception upon time-out. A reset exception causes the WDT to be initialized and start counting again with the default setting.





# 6.2 Register Description

The WDT is controlled by two control registers (WDMOD, WDCR) and a counter (WDCNT), as shown in [Table 6.2.1.](#page-38-0)

<span id="page-38-0"></span>

| Address     | Number  | Mnemonic     | Register Name                       |  |  |  |
|-------------|---------|--------------|-------------------------------------|--|--|--|
|             | of Bits |              |                                     |  |  |  |
| 0xFFFF C830 | 16(8)   | WDMOD (L)    | Watchdog Timer Mode Register (Lów)  |  |  |  |
| 0xFFFF C831 |         | (WDMODH)     | (Watchdog Timer Mode Register High) |  |  |  |
| 0xFFFF C834 |         | <b>WDCR</b>  | Watchdog Timer Control Register     |  |  |  |
| 0xFFFF C838 | 16      | <b>WDCNT</b> | Watchdog Timer Count Register       |  |  |  |

Table 6.2.1 WDT Register Map

**Note: Although the WDMOD register is a 16-bit register, the lower 8 bits (WDMODL) and upper 8 bits (WDMODH) can be accessed separately.** 

# 6.2.1 Watchdog Timer Mode Register (WDMOD)



#### Watchdog Timer Mode Register

**Note: Do not change bits other than the WDEN bit while the WDT is operating.** 

(1) First time-out period (WDMOD.FTP)

This 3-bit field determines the duration of the WDT time-out interval. Upon reset, the FTP field is initialized to 010. Possible time-out intervals are shown in the register table.

(2) WDT enable (WDMOD.WDEN)

Upon reset, the WDEN bit is set to 1, enabling the WDT. To disable the WDT, the clearing of the WDEN bit must be followed by a write of a special disable code  $(B1H)$  to the WDCR register. This prevents a "lost" program from disabling the WDT operation. The WDT can be re-enabled simply by setting the WDEN bit.

#### (3) WDT reset (WDMOD.RESCR)

When RESCR=1, a reset exception is generated and the WDT is initialized upon WDT time-out. When RESCR=0, an NMI/ is generated upon WDT time-out and then a reset exception is generated upon counter overflow.

# 6.2.2 Watchdog Timer Control Register (WDCR)

This register is used to disable the WDT and to clear the WDT binary counter.



# 7. Exceptions/Interrupts

# 7.1 Overview

TMP19A71 has exceptions of 15 types including nonmaskable interrupt (NMI) and 49 maskable interrupt sources as listed below.

・Gereral Exceptions

Reset exception

Nonmaskable Interrupt (NMI) exception

Address Error exception (Instruction Fetch)

Address Error exception (Load/Store)

Bus Error exception (Instruction Fetch)

Bus Error exception (Data Access)

Coprocessor Unusable exception

Reserved Instruction exception

Integer Overflow exception

Trap exception

System Call exception

- Breakpoint exception
- ・Debug Exceptions

Single Step exception

Debug Breakpoint exception

・Interrupts

 Maskable software interrupts (2 sources) Maskable hardware interrupts (37 internal sources and 10 external sources)

TMP19A71 can process not only interrupt requests from on-chip peripheral hardware and external sources but also exceptions forcibly as measures of notification of error conditions arising in execution of general instructions.

By using the register bank called "shadow register set" newly implemented in the TX19A processor core, it is now unnecessary to save the general-purpose register (GPR) contents elsewhere upon interrupt response thus leading to very fast interrupt response.

Interrupt requests can be nested according to programmable priority of seven levels. It is also possible to mask interrupt requests of priority levels lower than the specified mask level.

# <span id="page-42-0"></span>7.2 Exception Vectors

An exception vector address is the entry address of a routine that handles an exeption. Reset and Nonmaksable Interrupt exceptions are vectored to address 0xBFC0\_0000. A debug exception is vectored to 0xBFC0\_0480 when the EJTAG ProbEn signal is 0 and 0xFF20\_0200 when the EJTAG ProbEn signal is 1 according to the internal signal value of ProbEn. Values of other exceptions may be various depending on the BEV bit of the Status register and the IV bit of the Cause register belonging to the system control coprocessor (CP0).





- **Note 1 : When exception vector addresses reside in the on-chip ROM, the BEV bit of the CP0 Status register must be set to 1. TMP19A71 has no external bus interface, so Status.BEV=0 is not allowed.**
- **Note 2 : To assign different exception vector addresses for interrupts and other general exceptions, set the IV bit of the CP0 Cause register to 1.**

# 7.3 Reset Exception

A Reset exception occurs when an external reset pin is driven low or the WDT counts to its reset value. As a Reset exception occurs, on-chip peripheral registers (Note 1) and CP0 registers are initialied, and a control jumps to the exception vector address 0xBFC0 0000. Upon a Reset exception, the PC value is stored in the CP0 ErrorEPC register.

When a Reset exception occurs, the ERL bit of the CP0 Status register is set to 1, disabling interrupts. To use interrupts, the ERL bit must be cleared to 0 in the startup routine (reset exception handler) or by other means.

For a detailed description of Reset exception handling, refer to the chapter Exception Handling Reset Exception in the 32-Bit TX19 System RISC TX19 Family Architecture manual.

Note  $1 \backslash$ : In the flash-version product, some on-chip peripheral registers are not initialized by a Reset exception; **these registers are initialized only by the internal power-on reset signal that is generated at power-on.** 

**Note 2 : In the mask-version product, some on-chip registers are not initialized by a Reset exception caused by the WDT; these registers are initialized only by a Reset exception via an external reset pin.** 

## 7.4 Nonmaskable Interrupt (NMI)

A Nonmaskable Interrupt (NMI) occurs when an external NMI pin is asserted as specified by the NMISEN field of the CLKNMI register; the WDT counts to the NMI value; or the bus error area is accessed by a store access including DMA transfer when MODECR<BERCTL>=0. When a NMI occurs, the ERL and NMI bits of the CP0 Status register are set to 1 and a control jumps to the exception vector address 0xBFC0\_0000.

The PC value at the time of an NMI is stored in the CP0 ErrorEPC register. However, if a bus error occurs during a store instruction, a NMI exception is generated asynchronously to the instruction execution timing and the PC is stored not at the instruction that caused the NMI but at the instruction that is being executed when the NMI is generated.

Upon NMI generation, when Shadow Register Set is enabled, SSCR <CSS> will be overwritten by the value of SSCR <PSS> but the register bank will not be switched because the value of SSCR <CSS> is not updated. The reason why only the SSCR <PSS> value is updated is because it is necessary to prevent the register bank from being changed when SSCR <PSS> is overwritten by the value of SSCR  $\langle \text{CSS} \rangle$  due to an ERET instruction executed upon returning from NMI.

The cause of NMI generation can be determined by NMIFLG <WDT> and <WBER> of CG.

A reset initializes the NMI pin (P95) as a general-purposed port. To use the NMI pin, it is necessary to set the P9FR15 bit of the Port 9 Function Register 1 (P9FR1) and the NMISEN field of the CLKNMI register.

For a detailed description of NMI handling, refer to the chapter "Exception Handling Nonmaskable Interrupts" of the separate volume, TX19A Core Architecture.

# 7.5 General Exceptions (other than Reset Exception/NMI)

A general exception occurs when a specific instruction such as the SYSCALL instruction is executed or an error condition such as an illegal instruction fetch is detected. When a general exception occurs with the Status.BEV bit set to  $\lambda$ , control jumps to the exception vector address 0xBFC0\_380. The cause of a general exception can be determined by the ExCode field of the CP0 Cause register.

The PC value at the time of a general exception is stored in the CP0 EPC register. However, a Bus Error exception (data access) is generated asynchronously to the instruction execution timing so that the PC is stored not at the instruction that caused the exception but at the instruction that is being executed when the exception is generated. Upon a general exception, when the shadow register set is enabled, SSCR <CSS> will be overwritten by the value of SSCR  $\langle$  PSS $>$  but the register bank will not be switched because the value of SSCR  $\langle$ CSS $>$  is not updated. The reason why only the SSCR <PSS> value is updated is because it is necessary to prevent the register bank from being changed when SSCR <PSS> is overwritten by the value of SSCR <CSS> due to an ERET instruction executed upon returning from the exception.

The illegal address that caused an Address Error exception (instruction fetch, load, store) or Bus Error exception (instruction fetch, data access) is stored in the CP0 BadVAddr register.

For a detailed description of general exception handling, refer to the chapter "Exception Handling" of the separate volume, TX19A Core Architecture.

**Note 1 : No Address Error exception (load, store) occurs during DMA transfer. In this case, error conditions can be detected by the configuration error flag (the Conf bit of the CSRx register) in the DMAC.** 

**Note 2 : A Bus Error exception (data access) occurs during a load instruction or a load access by DMA transfer.**



- **Note 1 : General exceptions (i.e. exceptions other than Reset exception or NMI) excluding Trap, System Call, and Breakpoint exceptions indicate error conditions; they are normally handled by a reset routine.**
- **Note 2 : For general exceptions (i.e. exceptions other than Reset exception or NMI) excluding Bus Error exception (instruction fetch, data access), the PC value is stored in the EPC register as the instruction that caused the exception. Therefore, if the ERET instruction is executed to resume execution from the saved PC address, the same exception may occur again.**

# 7.6 Debug Exceptions

Debug exceptions include Single-step and Debug Breakpoint exceptions. These exceptions are not normally used in user programs.

Also enabling the shadow register set will not be effective in debug exceptions.

For a detailed description of debug exception handling, refer to the chapter"Exception Handling Debug Exception" of the separate volume, TX19 Core Architecture.

## 7.7 Maskable Software Interrupts

The TMP19A71 provides two sources of maskable software interrupts (hereafter referred to as software interrupts). Each software interrupt can be generated by setting the corresponding bit in the IP[1:0] field of the CP0 Cause register.

A software interrupt is accepted, at the fastest, 3 clock cycles after the IP[1:0] field of the CP0 Cause register is set.

Software interrupt requests are accepted when all the following conditions are met:

- The IM[1:0] field of the CP0 Status register is set to 1.
- The IE bit of the CP0 Status register is set to 1.
- The ERL and EXL bits of the CP0 Status register are cleared to 0.

Each software interrupt can be masked by clearing the corresponding bit in the  $IM[1:0]$  field of the CP0 Status register. If a software interrupt and a hardware interrupt occur simultaneously, the hardware interrupt is given higher priority.

Upon software interrupts, when Shadow Register Set is enabled, SSCR <CSS> will be overwritten by the value of SSCR <PSS> but the register bank will not be switched because the value of  $SSCR \leq CSS$  is not updated. The reason why only the  $SSCR \leq PSS$  value is updated is because it is necessary to prevent the register bank from being changed when SSCR <PSS> is overwritten by the value of SSCR <CSS> due to an ERET instruction executed upon returning from the software interrupt. Software interrupts are processed in a process flow shown in [Figure 7.7.1.](#page-46-0)

**Note: Software interrupts are different from Software Set interrupts which are generated as maskable hardware interrupts to be described hereinafter. A hardware interrupt generation caused by setting the EIM00 field of the IMR00 register to 01 is called Software Set.** 



<span id="page-46-0"></span>**Note: A software interrupt is accepted, at the fastest, 3 clock cycles after the interrupt is enabled, and the PC at this moment is stored in the EPC register.** 



## 7.8 Maskable Hardware Interrupts

### 7.8.1 Features

A maskable hardware interrupt (hereinafter referred to as hardware interrupt) is interrupt request of 47 sources that can set the seven interrupt levels of priority order individually with an interrupt controller (INTC).

Hardware interrupt requests are accepted when all the following conditions are met:

- The IM[4:2] field of the CP0 Status register is set to 1.
- The IE bit of the CP0 Status register is set to 1.
- The ERL and EXL bits of the CP0 Status register are cleared to 0.

If two or more interrupt occur simultaneously, interrupt requests are accepted according to their priority levels. If interrupt requests of the same interrupt level occur simultaneously, the interrupt is accepted in ascending order starting with that of the smallest number (see [Table 7.8.1\)](#page-48-0).

When a hardware interrupt request is accepted, the  $\triangle$ XL bit of the CP0 Status register is set to 1 to disable interrupts, and the CMASK field of the ILEV register is automatically updated to the interrupt level of the accepted interrupt request. The IE bit of the CP0 Status register remains as has been set when an interrupt request is accepted.

In hardware interrupts processing, each interrupt level is associated with a register bank called Shadow Register Set. When an interrupt request is accepted, the register bank is switched to the one whose number is the same number of corresponding interrupt level. Through this mechanism, there is no need for user program to save the general-purposed register (GPR) contents elsewhere upon interrupt response, thus a faster interrupt response is ensured. To use the Shadow Register Set, the SSD bit of the CP0 SSCR register must be cleared to 0.

Once an interrupt request is accepted, further interrupt requests can be nested by clearing the EXL bit of the CP0 Status register to 0 to enable interrupts. At this time, the CMASK bit of the ILEV register of INTC is updated to the priority level whose interrupt request has been set, thus allows only interrupt requests with higher priority levels than the one it has been accepting. For details about interrupt nesting, refer to 7.8.9 Setting Example of Nesting Interrupt.

Using the CMASK bit of the ILEV register enables masking an interrupt request of lower priority level than the masking level to a programmable.

All interrupt requests can be used for triggering DMA transfer.

Detailed operation of hardware interrupts is provided below. Also, refer to the chapter Exception Handling Maskable Interrupts (Interrupts) of the separate volume, TX19 Core Architecture.

### 7.8.2 Hardware Interrupt Sources

<span id="page-48-0"></span>

| Interrupt Number | IVR[8:0] | Interrupt Name   | Interrupt Source                   | <b>IMR</b>        |
|------------------|----------|------------------|------------------------------------|-------------------|
| 0                | 0x000    | Software set     | Set IMR00.EIM00 to 01              | IMR00             |
| 1                | 0x004    | INT <sub>0</sub> | INT0 pin                           | (IMRO1)           |
| 2                | 0x008    | Reserved         |                                    | (IMR02)           |
| 3                | 0x00C    | Reserved         |                                    | (IMR03)           |
| 4                | 0x010    | Reserved         |                                    | IMR04             |
| 5                | 0x014    | Reserved         |                                    | (IMR05)           |
| 6                | 0x018    | INT <sub>1</sub> | INT1 pin                           | (IMRO6)           |
| $\overline{7}$   | 0x01C    | INT <sub>2</sub> | INT2 pin                           | (IMR07)           |
| 8                | 0x020    | INT <sub>3</sub> | INT3 pin                           | IMR08             |
| $\boldsymbol{9}$ | 0x024    | Reserved         | ---                                | (IMR09)           |
| $10$             | 0x028    | Reserved         |                                    | (IMR10)           |
| 11               | 0x02C    | Reserved         |                                    | (IMR11)           |
| 12               | 0x030    | Reserved         |                                    | <b>TMR12</b>      |
| 13               | 0x034    | Reserved         | ---                                | (IMR13)           |
| 14               | 0x038    | Reserved         |                                    | (IMR14)           |
| 15               | 0x03C    | Reserved         | ---                                | (IMR15)           |
| 16               | 0x040    | Reserved         | ---                                | IMR <sub>16</sub> |
| 17               | 0x044    | Reserved         |                                    | (IMR17)           |
| 18               | 0x048    | Reserved         |                                    | (IMR18)           |
| 19               | 0x04C    | Reserved         |                                    | (IMR19)           |
| 20               | 0x050    | INTPMD0          | PMD0 count register (MDCNT0) match | <b>IMR20</b>      |
| 21               | 0x054    | INTPMD1          | PMD1 count register (MDCNT1) match | (IMR21)           |
| 22               | 0x058    | <b>INTEMG0</b>   | PMD0 EMG input (PA6)               | (IMR22)           |
| 23               | 0x05C    | INTEMG1          | PMD1 EMG input (PB6)               | (IMR23)           |
| 24               | 0x060    | <b>INTENC</b>    | Encoder match                      | IMR <sub>24</sub> |
| 25               | 0x064    | INTTBCOM00       | TB0REG0 match/TB0CNT overflow      | (IMR25)           |
| 26               | 0x068    | INTTBCOM01       | TB0REG1 match                      | (IMR26)           |
| 27               | 0x06C    | INTTBCOM10       | TB1REG0 match/TB1CNT overflow      | (IMR27)           |
| 28               | 0x070    | INTTBCOM11       | TB1REG1 match                      | IMR28             |
| 29               | 0x074    | INTTBCOM20       | TB2REG0 match/TB2CNT overflow      | (IMR29)           |
| 30               | 0x078    | INTTBCOM21       | TB2REG1 match                      | (IMR30)           |
| 31               | 0x07C    | INTERCOM30       | TB3REG0 match/TB3CNT overflow      | (IMR31)           |
| 32               | 0x080    | INTTBCOM31       | TB3REG1 match                      | IMR32             |
| 33               | 0x084    | <b>INTTBEO</b>   | TMRB0 EMG input (P93)              | (IMR33)           |
| 34               | 0x088    | Reserved         |                                    | (IMR34)           |
| 35               | 0x08C    | Reserved         |                                    | (IMR35)           |
| 36               | 0x090    | Reserved         |                                    | IMR36             |
| 37               | 0x094    | Reserved         |                                    | (IMR37)           |
| 38               | 0x098    | Reserved         |                                    | (IMR38)           |
| 39               | 0x09C    | Reserved         |                                    | (IMR39)           |
| 40               | 0x0A0    | Reserved         |                                    | IMR40             |
| 41               | 0x0A4    | Reserved         |                                    | (IMR41)           |
| 42               | 0x0A8    | Reserved         |                                    | (IMR42)           |
| 43               | 0x0AC    | Reserved         |                                    | (IMR43)           |
| 44               | 0x0B0    | Reserved         |                                    | IMR44             |
| 45               | 0x0B4    | Reserved         | ---                                | (IMR45)           |
| 46               | 0x0B8    | Reserved         |                                    | (IMR46)           |
| 47               | 0x0BC    | Reserved         |                                    | (IMR47)           |
| 48               | 0x0C0    | <b>INTTX0</b>    | UART0 transmit complete            | IMR48             |
| 49               | 0x0C4    | <b>INTRX0</b>    | UART0 receive complete             | (IMR49)           |
| 50               | 0x0C8    | INTTX1           | UART1 transmit complete            | (IMR50)           |
| 51               | 0x0CC    | INTRX1           | UART1 receive complete             | (IMR51)           |
| 52               | 0x0D0    | INTTX2           | SIO2/UART2 transmit complete       | IMR52             |
| 53               | 0x0D4    | INTRX2           | SIO2/UART2 receive complete        | (IMR53)           |
| 54               | 0x0D8    | INTTX3           | SIO3/UART3 transmit complete       | (IMR54)           |
| 55               | 0x0DC    | INTRX3           | SIO3/UART3 receive complete        | (IMR55)           |

Table 7.8.1 Hardware Interrupt Sources (1/2)





**Note1: Although IMRxx is a 32-bit register, it is accessible by 8-bit or 16-bit one. i.e. making IMR00 be IMR00/IMR01/IMR02/IMR03 enables 8-bit access.** 

**Note2: Reserved is a reserved area for expansion. It is recommended to set the same value as initial, "0x00" to IMR register of a reserved area.** 

### 7.8.3 Detection of Interrupt Requests

An interrupt request detection varies by a source as shown in [Table 7.8.3](#page-50-0). All interrupt requests, after being detected, are sent to the INTC for priority arbitration and then sent to the TX19A core processor, as illustrated in [Figure 7.8.1.](#page-50-1) For a detection level that can be used by each interrupt source, refer to [Table 7.8.5](#page-54-0).

<span id="page-50-0"></span>



<span id="page-50-1"></span>

### 7.8.4 Interrupt Arbitration

1. Seven levels of interrupt priority

The INTC can set seven levels of interrupt priority individually for each interrupt source. The ILxx field of the IMRxx register is used to set priority of each interrupt source. The larger the number of interrupt level is set, the higher the priority becomes. When the value is "000" (interrupt level  $= 0$ ), the source does not eneble the interrupt. And, the source of an interrupt level 0 is not stored.

2. Interrupt level notification

When an interrupt request occurs, the INTC compares the priority level of the request interrupt with the mask level set in the CMASK field of the ILEV register. When an interrupt request has a higher priority level than that of the mask level, the INTC sends the interrupt request to the TX19A core processor.

If two or more interrupt requests occur simultaneously, the INTC sends the interrupt request in accordance with the established priorities. If two or more interrupt requests having the same priority level occur simultaneously, the INTC sneds the interrupt request in ascending order starting from the smallest number (see [Table 7.8.1](#page-48-0)).

If another interrupt request is made from the same interrupt source before the previous interrupt request is cleared, the INTC ignores the second interrupt request.

3. INTC Register Update

When TX19A core accepts an interrupt request, its priority level is stored in the CMASK field of the ILEV register and the corresponding vector value is set to the IVR register. CMASK/IVR once set is not updated until IVR is read or sent to the core even though an interrupt request of higher level occurs.

**Note: Before changing the ILEV value, be sure to read the IVR value. If the ILEV value is changed without reading the IVR value, an unexpected interrupt may occur.** 

# 7.8.5 Hardware Interrupt Operation

When a hardware interrupt is generated, TX19A core performs the following operations and a control jumps to the exception vector address according to the BEV bit of the CP0 Status register and the IV bit of the CP0 Cause register (see [Table 7.2.1\)](#page-42-0).

- 1. The EXL bit of the CP0 Status register is set to 1.
- 2. The PC value upon an interrupt generation is stored in the CP0 EPC register.
- 3. When Shadow Register Set is enabled (CP0 register SSCR<SSD> =0), CP0register SSCR<CSS/PSS> is updated, thus a register bank of the same number as an interrupt level becomes effective.
- 4. The CMASK and PMASKx fields of the ILEV register of the INTC are updated to set the interrupt mask level to the priority level of the accepted interrupt.
- 5. Bits 0 to 8 of the IVR register of the INTC are set to the value corresponding to the accepted interrupt as shown in [Table 7.8.1.](#page-48-0)



<span id="page-52-0"></span>**(CP0 register SSCR<SSD>=0).** 

### <span id="page-53-0"></span>7.8.6 Interrupt Initial Settings

In Section 7.8.6.1, the initial settings common to all interrupts regardless of sources and in Section 7.8.6.2, the initial settings specific to each interrupt source are described, both as necessary settings before using interrupts.

#### 7.8.6.1 Initial Settings Common to All Interrupts

The following settings must be made in order to use interrupts.

- 1. Set the IM[4:2] field of the CP0 Status register to 111.
- 2. Set the base address of the interrupt vector table in bits 9 to 31 of the INTC IVR register.
- 3. Set an interrupt handler address for a respective interrupt source to the address, the sum of a base address of interrupt vector table and IVR[8:0] by interrupt source.

Programming example for the above 1.: Using exeption vector address 0xBFC00400



Programming example for the above 2.: Using VectorTable as a label of the interrupt vector table



Programing example for the above 3.: Using address 0xBFC20000 as a base address of the interrupt vector table \_VectorTable section code isa32 abs=0xBFC20000

VectorTable:



**Note: These examples assume the use of a Toshiba assembler. When using a third-party assembler, modify them as necessary to avoid syntax errors.** 

# 7.8.6.2 Initial Settings Specific to Each Interrupt Source

The registers that must be set for using an interrupt varies by sources shown below:

<span id="page-54-0"></span>



**Note: In level detection, a value is checked at internal clock timing each time. An edge is detected by comparing a previous value with a current value at internal clock timing.** 

- 1. External Pin Interrupts, INT0 to INT3
	- ・ In the port unit, set the PxIER register to enable input (see 7. Port Function).
	- In the port  $\overline{\text{unit}}$ , set INT0 to INT3 as the pin function to the PxFR register (see 7. Port Function).
	- In the CG, set Interrupt Sensitivity in the IxSEN field of the CLKINTx register (see 5.3.3 Interrupt Registers).
	- In the CG, set Enable/Disable of Standby Cancel in the IxKI bit of the CLKINTx register (see 5.3.3 Interrupt Registers).

In the INTC, set the EIMxx field of the IMRxx register to specify the sensitivity of the interrupt signal sent from the CG. When rising/falling edge is selected in the CLKINTx.IxSEN, set 10 to the IMRxx.EIMxx to select falling edge. When high/low level is selected in the CLKINTx.IxSEN, set 00 to the IMRxx.EIMxx to select low level (see [7.8.10](#page-65-0) [Register](#page-65-0) ).

**Note 1: To write to the CLKINTx register, it is necessary to write 0x5A5A and then 0xF0F0 in the CGACT register.** 

**Note 2: To initialize an interrupt, follow the interrupt detection route indicated in Table 7.8.3 and make the interrupt enable with the CP0 register. If any different setting order is used, an unexpected interrupt may be generated. So, be sure to clear interrupt sources before setting interrupt enable. Similarly, to disable an interrupt, make the interrupt disable with the CP0 register and then set the registers accordingly in the reverse order of interrupt detection route.** 

・Setting example: Using the external pin interrupt INT3 for waking up from STOP mode (rising edge)



・Setting example: Using the external pin interrupt INT3 for making it disable



### 2. External Pin Interrupts, INT4 to INT9

- ・ In the port unit, set the PxIER register to enable input (see 7. Port Function).
- ・ In the port unit, set INT4 to INT9 as the pin function to the PxFR register (see 7. Port Function).
- ・ In the INTC, set the EIMxx field of the IMRxx register to specify the sensitivity of the interrupt signal (see 7.8.10 [Register \)](#page-65-0).

**Note 1: To initialize an interrupt, follow the interrupt detection route indicated in Table 7.8.3 and make the interrupt enable with the CP0 register. If any different setting order is used, an unexpected interrupt may be generated. So, be sure to clear interrupt sources before setting interrupt enable. Similarly, to disable an interrupt, make**  the interrupt disable with the CP0 register and then set the registers accordingly in the reverse order of **interrupt detection route.** 

・Setting example: Using the external pin interrupt INT4 as H level



#### 3. Interrupt Halted, INTEMG0/INTEMG1

For detailed setting example, refer to the section 7.12 Usage Note of EMG Input Pin (PA6/PB6).

- ・ In the port unit, set the ERMx field of PxECR register to be sensitive (see 7. Port Function).
- ・ In the port unit, set Input Enable to the PxIER register (see 7. Port Function).
- In the port unit, set EMGx to the pin function of PxFR register (see 7. Port Function).
- In the PMD, set 1 to the EMGEN field of the EMGCR $x$  register (see 12.3.4 EMG Protection Circuit).
- Set 10 to IMRxx<EIMxx> of INTC (see [7.8.10](#page-65-0) Register).

**Note 1: To set PxECR of a port, set 0x55 to PxECLR of the port first and then 0xAA.** 

**Note 2: To initialize an interrupt, enable the interrupt in CP0 register after setting it by following the interrupt detection routine as shown in [Table 7.8.3](#page-50-0). If the setting order varies, an unexpected interrupt may be generated or unexpected transfer of EMG state may be made. When setting an interrupt to Enable, the interrupt sources and EMG state must be cleared to 0. Also be sure to set an interrupt in reverse order of the detection routine after disabling an interrupt in CP0 register when disabling an interrupt.** 

#### 4. Interrupt Halted, INTTBE0

For detailed setting example, refer to the section 7.9.1 Usage Note of EMG Input Pin (P.93).

- In the port unit, set the ERM9 field of the P9ECR register to be sensitive (see 7. Port Function).
- In the port unit, set Input Enable to the port of P9IER register (see 7. Port Function).
- In the port unit, set EMG Input to the pin function of P9FR register (see 7. Port Function).
- Set  $10$  to IMR33<EIM33> of INTC (see [7.8.10](#page-65-0) Register).

#### **Note 1: To set PxECR of a port, set 0x55 to PxECLR of the port first and then 0xAA.**

**Note 2: To initialize an interrupt, enable the interrupt in CP0 register after setting it by following the interrupt detection routine as shown in [Table 7.8.3](#page-50-0). If the setting order varies, an unexpected interrupt may be generated or unexpected transfer of EMG state may be made. When setting an interrupt to Enable, the interrupt sources and EMG state must be cleared to 0. Also be sure to set an interrupt in reverse order of the detection routine after disabling an interrupt in CP0 register when disabling an interrupt.** 

- 5. Other Hardware Interrupt
	- ・ Set the peripheral hardware to use.
	- Set 10 to IMRxx<EIMxx> of INTC (see [7.8.10](#page-65-0) Register).
- **Note 1: To initialize an interrupt, enable the interrupt in CP0 register after setting INTC. To disable an interrupt, set INTC after disabling it in the CP0 register.**

### 7.8.7 Enabling/Disabling Interrupts

Here, it is described the procedure of enabling and disabling of interrupt being programmed.

### 7.8.7.1 Enabling Interrupts

To enable interrupts, all the following three conditions must be satisfied in addition to the settings described in [7.8.6](#page-53-0) [Interrupt Initial Settings](#page-53-0):

- ・ The ERL bit of the CP0 Status register is cleared to 0.
- ・ The EXL bit of the CP0 Status register is cleared to 0.
- ・ The IE bit of the CP0 Status register is set to 1.

When an instruction which makes these settings is executed, interrupts are enabled and the register setting takes effect after two clock cycles. The IE bit of the CP0 Status register can be set to 1 in the following four ways:

- ・ Set the IE bit of the CP0 Status register to 1 using the MTC0 instruction of 32-bit ISA.
- ・ Set the CP0 IER register to a value other than 0 using the MTC0 instruction of 32-bit ISA (see Note 1.)
- ・ Set the IE bit of the CP0 Status register to 1 using the MTC0 instruction of 16-bit ISA.
- ・ Execute the EI instruction of 16-bit ISA (see Note 2.)
- **Note 1: It is recommended to use this measure when enabling an interrupt for 32-bit ISA because of the code efficiency. In Toshiba's C compiler, too, this instruction is executed for \_\_EI() intrinsic function of 32-bit ISA.**
- **Note 2: It is recommended to use this measure when enabling an interrupt for 16-bit ISA because of the code efficiency. In Toshiba's C compiler, too, this instruction is executed for \_\_EI() intrinsic function of 16-bit ISA.**
- **Note 3: Of the above four methods, we recommend using the second or fourth because of smaller code size and faster execution.**

### 7.8.7.2 Disabling Interrupts

Interrupts are disabled if any of the following three conditions is satisfied. When interrupts are disabled in this way, interrupt requests from interrupt sources that have been enabled in the initial setting (see 7.8.6 [Interrupt Initial Settings](#page-53-0)) remain pending. Note that the TMP19A71 does not latch interrupt requests from interrupt sources whose level is set to 0.

- ・ The ERL bit of the CP0 Status register is set to 1.
- ・ The EXL bit of the CP0 Status register is set to 1.
- ・ The IE bit of the CP0 Status register is cleared to 0.

Execution of an instruction which makes these settings immediately disables interrupts and the register setting takes effect after two clock cycles. The ERL and EXL bits of the CP0 Status registrer are automatically set when an interrupt or exception occurs, and are automatically cleared when the ERET instruction is executed. Therefore, for disabling interrupts, we recommend using the third method, i.e., clearing the IE bit of the CP0 Status register to  $\theta$ . For how to disable interrupts when interrupt nesting is used, see 7.8.9 [Setting Example of Nesting Interrupt](#page-63-0). The IE bit of the CP0 Status register can be cleared to  $0$  in the following four ways:

- ・ Clear the IE bit of the CP0 Status register to 0 using the MTC0 instruction of 32-bit ISA.
- ・ Clear the CP0 IER register to 0 using the MTC0 istruction of 32-bit ISA (see Note 1).
- ・ Clear the IE bit of the CP0 Status register to 0 using the MTC0 instruction of 16-bit ISA.
- ・ Execute the DI instruction of 16-bit ISA (see Note 2).
- **Note 1: It is recommended to use this measure when disabling an interrupt for 32-bit ISA because of the code efficiency. In Toshiba's C compiler, too, this instruction is executed for \_\_DI() intrinsic function of 32-bit ISA.**
- **Note 2: It is recommended to use this measure when disabling an interrupt for 16-bit ISA because of the code efficiency. In Toshiba's C compiler, too, this instruction is executed for \_\_DI() intrinsic function of 16-bit ISA.**
- **Note 3: Of the above four methods, we recommend using the second or fourth because of smaller code size and faster execution.**

To disable individual source of interrupt that has been enabled once after its level is set with IMRxx<ILxx> of INTCb (IMRxx<ILxx> ="000"), set Staus<ERL/EXL/EI> of CP0 register by following the example shown below, and then disable an interrupt source after disabling the interrupt.

Programming example for disabling interrupt sources individually



**Note1: This programming example is of the time when using Toshiba's assembler. When the third-party assembler is used, programming error may occur. The program should be changed according to an assembler to use.** 

### 7.8.8 Interrupt Handling

Here, the detailed operation is described based on the basic flow of [Figure 7.8.4](#page-52-0).

#### 7.8.8.1 Interrupt Response and Restore

#### 1. Interrupt Accepted by Hardware

After an interrupt request arbitration, INTC sets the interrupt vector and interrupt level of the interrupt request accepted to IVR and ILEV<CMASK>, respectively, to notify the TX19A processor core of the interrupt level. When the interrupt level is notified, the TX19A processor core sets 1 to Status <EXL> of the CP0 register to disable interrupts and saves the PC value at the interrupt generation to EPC. If Shadow Register Set is enabled (CP0 register SSCR <SSD> = 0), the processor core sets the interrupt level to SSCR <CSS> of the CP0 register and switches the register bank.

When an interrupt is accepted, any ongoing execution is suspended and it automatically jumps to the exception vector address (for interrupts). Figure 7.8.2 shows the sequence of accepting interrupts.



#### 2. Process Necessary for Exception Handler

After an interrupt request is accepted, it automatically jumps to the exception handler in which the interrupt vector address is read from INTC IVR, and the user program generates the address of the interrupt handler. As in the example statements presented in Section 7.8.6 Interrupt Initial Setting, an interrupt vector base address is set in the range of IVR[31:8], thus the IVR value becomes the interrupt vector address.

After reading the INTC IVR value, an interrupt source is cleared. If the interrupt source is cleared before IVR is read, no correct value can be read because the IVR value is also cleared.



**Note 1: This programming example is of the case Toshiba's assembler is used. When the third-party assembler is used, syntax error may occur. Program should be changed according to an assembler to use.** 

#### 3. Process Necessary for Interrupt Handler

Typical tasks of the interrupt handler are to save appropriate registers and to process interrupts. If the shadow register set is enabled (CP $\theta$  register SSCR <SSD> = 0), the general-purposed register values other than r26, r27, r28, and r29 (Shadow Register Set number 1 to 7) are automatically saved, thus user program doesn't need to save them. Refer to the separate volume, TX19A Core Architecture for details of general-purposed registers that are to be saved.

Generally, registers other than general-purposed registers are dependent on user programs. The Status, EPC, SSCR, HI, LO, Cause, and Config values of the CP0 register shall be saved as appropriate. Clearing Status<EXL>to 0 after the saving process, nesting interrupts can be used by enabling interrupts.

**Note 1: Since general exceptions are accepted even when interrupts are disabled, it is recommended to save general-purposed registers and CP0 register that may be rewritten by general exceptions even when nesting interrupts is not to be used.** 

Setting example necessary for interrupt handler



**Note 1: After rewriting SSCR of CP0 register, wait for two instructions to allow for register bank switching and then access to the register.** 

#### 4. Restore From Interrupt Handler

To restore from an interrupt handler to the main process, restore the register saved at the head of the interrupt handler and set 0 to INTC ILEV<MILEV> to clear the interrupt mask level. By executing the ERET instruction after all the restorings are completed, Status<EXL> of the CP0 register is cleared to 0 and the EPC address is restored in PC for resuming the main process. When Shadow Register Set is sensitive (CP0 register  $SSCR \leq SSD$ ) = 0), SSCR<CSS> is updated by the ERET instruction, and the previous number of Shadow Register Set is restored automatically, thus the general-purposed registers saved in the register bank is also automatically restored.

If nesting interrupts are used, it is necessary to set 1 to Status<EXL> of the CP0 register before restoring to disable interrupts.

Setting example of restoring from interrupt handler Status<EXL> ="1" ; Interrupt disabled (only when nesting interrupts) ILEV<MLEV> ="0"  $\vee$   $\vee$   $\vee$   $\vee$   $\vee$   $\vee$  : Restore the mask level by one SYNC instruction  $\left(\begin{array}{c} \searrow \end{array}\right)$   $\leftarrow$   $\left(\begin{array}{c} \searrow \end{array}\right)$  stall until the mask level is restored SSCR ←saved SSCR / State SSCR values (as appropriate) NOP instruction **instruction** is switched NOP instruction example of the state of the SSCR is switched EPC ←saved EPC  $\bigvee$  ; Restore EPC values (as appropriate) Status ←saved Status in the status in Restore Status values (as appropriate) NOP instruction  $\sim$   $\sim$   $\sim$  ; Stall before executing ERET instruction NOP instruction  $\bigcup$  ; Stall before executing ERET instruction ERET instruction ; Status<EXL> ="0", PC ←EPC, SSCR<CSS> ←SSCR<PSS> NOP instruction  $\sim$  ; Stall after ERET instruction (only for TMP19A70)

**Note 1: After rewriting SSCR of CP0 register, wait for two instructions to allow for register bank switching and then access to the register.** 

- **Note 2: Do not access CP0 register two instructions prior to the execution of ERET instruction.**
- **Note 3: After ERET instruction execution, NOP instruction must be set (only for TMP19A70).**

### <span id="page-63-0"></span>7.8.9 Setting Example of Nesting Interrupt

Nesting interrupt is the processing of the interrupt request of higher priority during the processing of some other interrupts. TMP19A71 can perform nesting interrupt because INTC arbitrates the priority of interrupts. When an interrupt request is accepted, ILEV<CMASK> of INTC is automatically updated to the interrupt level of the interrupt accepted, so that it can be arbitrated according to the priority preset by the user program.

#### 1. Additional processes required for nesting interrupts

When an interrupt is accepted, 1 is set to the Status<EXL> of the CP0 register, and interrupt becomes disabled. In order to allow nesting interrupts, it is necessary to save the registers that could be overwritten by the second and the following interrupts before enabling the nesting interrupt process. For this purpose, in addition to the typical exception handler and interrupt handler processes, save the following registers before setting 0 to Status $\angle$ EXL $>$  of the CP0 register and then enable interrupts.

CP0 registers that must be saved:

- ・ EPC
- **SSCR**
- **Note1: Some of the registers are automatically saved and restored by using interrupt functions of Toshiba's C compilier. For details, refer to the additional document of TX19 Toshiba C compiler,** *TX19A C Compiler Reference***.** 
	- 2. Additional restoration required for nesting interrupts

Before restoring registers in the restoration from interrupts, it is necessary to disable interrupts in the way described in 7.8.7.2 Interrupt Disabled. This is to prevent a restored register value from being corrupted by nesting interrupts. The ERET instruction automatically clears Status <EXL> of the CP0 register to 0. Therefore, by setting  $1$  to Status  $\leq$  EXL $>$  of the CP0 register to disable interrupts in the restoration, it is possible to restore automatically from the interrupt which is in interrupts enabled state.

### 3. Proper use of Status <EXL> and Status <IE>

While there is no significant distinction between the Status<EXL> and Status<IE> parameters, Status<EXL> is automatically set to 1 upon interrupt generation and cleared to 0 by the ERET instruction automatically. In saving and restoring register values at the top and end, where interrupts have to be disabled, Status<EXL> controlled by hardware is normally used. Status<IE> is used for other general interrupt enabled/disabled control functions.

A control flow of interrupt enabled/disabled is described in Section 7.8.9.1 Interrupt Control for Nesting Interrupt.



#### 7.8.9.1 Interrupt Control for Nesting Interrupt

Figure 7.8.3 Interrupt Enabled/Disabled of Nesting Interrupt Control

1. Status<IE>=1

Enabling interrupts becomes possible by setting 1 to Status<IE> of CP0 register in the condition that Status<EXL> of CP0 register is 0. This process shall be optionally set by software as appropriate.

2. Interrupt Generation

As interrupts be generated, 1 is automatically set to Status $\angle$ EXL $>$  of CP0 register, and the interrupt becomes disabled. This is processed automatically by hardware.

3. Status<EXL>=0

To enable nesting interrupts, it is necessary to enable interrupts by setting 0 to Status <EXL> of the CP0 register after saving relevant registers. If interrupts are made enabled before saving registers, a higher priority level interrupt may corrupt the register data. This process shall be optionally set by software as appropriate.

4. Nesting Interrupt Enabled

It is an enabled interval of nesting interrupts. The interrupts of higher level than the current interrupt level (ILEV<CMASK>) are accepted. To disable interrupts in this interval, set 0 to Status<IE> of CP0 register.

5. Status<EXL>=1

If nesting interrupts are made enabled, it is necessary to to disable interrupts by setting 1 to Status <EXL> of the CP0 register before restoring relevant register values. If registers are saved before disabling interrupts, a higher priority level interrupt may corrupt the register data. This process shall be optionally set by software as appropriate.

6. ERET Instruction

It is the instrucition to restore the state before an interrupt generation. If this instruction is executed while Status<EXL> of the CP0 register is set to 1, 0 is automatically set to the Status<EXL>, and interrupt becomes enabled (provided that 1 is set to Status<IE> of the CP0 register).

7. Status<IE>=0

Disabling interrupts is possible by setting 0 to Status<IE> of CP0 register. This process shall be optionally set by software as appropriate.

### 7.8.10 Register

#### <span id="page-65-0"></span>7.8.10.1 Register Map



### Table 7.8.6 INTC Register Map

**Note 1: While an interrupt mode control register (IMRxx) is 32-bit register, it is accesible by 16-bit and 8-bit ones.** 

**Note 2: The interrupt number to which Reserved is set in [Table 7.8.1 Hardware Interrupt Sources](#page-48-0) is a reserved area for expansion. 0, the same value as initial value shall be set to interrupt mode control registers (IMRxx) of relevant interrupt number.** 

### 7.8.10.2 Interrupt Vector Register (IVR)

IVR is the register indicating an interrupt vector address of interrupt source generated. When an interrupt request is accepted, the corresponding values to Table 7.8.1 is set to IVR[8:2]. IVR[31:9] are the bits readable and writable. By setting a base address of interrupt vecter, an interrupt vector address can be generated easily only by reading IVR.



### 7.8.10.3 Interrupt Level Register (ILEV)

ILEV is the register that controls a level notifying interrupt requests fromINTC to TX19A processor core.

Those under the interrupt level ILEV<CMASK> are suspended. The top of the priority is 7 and the lowest is 1. Note that any interrupt of the interrupt level 0 is not suspended.

When an interrupt is generated, its interrupt level is stored in  $\langle CMASK \rangle$ , and any previously stored values are incremented in mask levels such that the previous CMASK is saved in PMASK0, PMASK0 in PMASK1, and so on. To write newly a value of <CMASK>, write <CMASK> as set 1 to <MLEV>. No value of <PMASKx> can be rewritten.

When 0 is set to  $\leq MLEV$ , the interrupt mask level in the register shifts back to the previous state such that PMASK0 is moved to CMASK, PMASK1 to PMASK0, and so on. To <PMASK6>, 000 is set. To restore from an interrupt, set 0 to <MLEV> before executing the ERET instruction. <MLEV> always can read 0.



**Note 1: This register must be accessed as a 32-bit quantity.** 

**Note 2: Before changing the ILEV value, be sure to read the IVR value. If the ILEV value is changed without reading the IVR value, an unexpected interrupt may be generated.** 

**Note 3: This register does not support bit manipulation instructions.** 



TMP19A71 7-27

## 7.8.10.4 Interrupt Mode Control Registers (IMRxx)

IMRxx consists of:

<ILxx>: determines the interrupt level by sources

<DMxx>: set to starting souces of DMA transfer

<EIMXX>: determines Sensitivity of interrupt request

The interrupt numbers to which Reserved is set in [Table 7.8.1 Hardware Interrupt Sources](#page-48-0) are reserved area for expansion. 0, the same as the initial value shall be set to IMRxx of relevant interrupt numbers.

This register can access in the quantity of 16-/8-/1-bit by deviding IMR00 (32 bits) by 8 bits into IMR00/IMR01/IMR02/IMR03.



Interrupt Mode Control Registers



Interrupt Mode Control Registe

# **TOSHIBA**





# **TOSHIBA**


















 $\geq$ 

































































Interrupt Mode Control Registers

 $(0x$ FFFF\_D084)

#### 7.8.10.5 Interrupt Request Clear Register (ICLR)

By setting IVR[8:0] of interrupt source whose request is desired to clear to ICLR, an interrupt request suspended can be cleared. As an interrupt request is cleared, IVR values also are cleared, thus no determination of interrupt sources can be made. Interrupt requests must never be cleared before reading IVR values.



Interrupt Request Clear Register

**Note 1: This register must be accessed in 16 bits.** 

- **Note 2: Regardless of Sensitivity setting of IMRxx<EIMxx> of INTC, which may be level "H"/"L" or rising/faling edge, interrupt request shall be cleared to retain its interrupt source.**
- **Note 3: This register is not accessible with any bit manipulation instruction.**
- **Note 4: No external transfer request caused by interrupt sources of DMAC is cleared. An external transfer request once accepted is not cancelled until DMA transfer is executed. Therefore, to clear unnecessary external transfer request, DMA transfer execution, disabling interrupt in IMRxx<ILxx> before accepting, or cancelling a starting source of DMAC in IMRxx<DMxx> is required.**

#### 7.8.10.6 Mode Control Register (MODECR)

Bus Error exceptions are not generated by store instructions or write accesses by the DMAC. By setting a 0 in the BERCTL bit of the MODECR, a NMI can be generated when the bus error area is accessed by a store instruction or a write access by the DMAC.



**Note: This register must be accessed as a 32-bit quantity.** 

#### 7.9 Usage Note of Interrupt

Cautions and warnings upon using interrupts are described here. A user program must be programmed, meeting the requirements below.

#### 7.9.1 TX19A Processor Core

- Since TMP19A71 has no external bus interface, no interrupt can be used by setting 0 to Status<BEV> of CP0 register.
- Exceptions cannot be disabled. Note that some of them have two types of instructions whose differences are only Generated Exception or Non-generated. Use them as usage.
- Software Sets of software interrupt and hardware interrupt sources are different interrupt source.
- Place two NOP instructions immediately after rewriting SSCR of CP0 register because it takes two clocks to change a register bank.
- ・ When the interrupt requests of the same level are accepted simultaneously by changing ILEV<CMASK>, it is necessary to save in user program since register banks do not switch.
- IER of CP0 register is only accessible from 32-bit ISA.
- Stack pointers  $(r29)$  needs to be set twice since they are distinguished as Shadow Register Set number 0 and Shadow Register Set number from 1 to7. Using Shadow Register Set number  $1$  by setting 1 to SSCR<CSS $\geq$  in main processing is the way to use a common stack pointer. In this meshod, it is necessary to save in user program because no register bank is switched even if an interrupt of level 1 is accepted.
- If an ERET instruction is executed while interrupts are disabled by setting 1 to Status<ERL> of the CP0 register, it restores ErrorEPC of CP0 register in main processing as a restoring address. Since TX19A processor core saves the interrupt restoring address in EPC, it is necessary to be careful with disabling interrupts in Status<ERL>7
- Do not execuse ERET instruction within two clocks after accessing Status, ErrorEPC, EPC, or SSCR of CP0 register.
- When disabling an interrupt by setting Status<ERL/EXL/IE> of CP0 register, the interrupt becomes disabled at the instruction execution point (Stage E) while the value set to the register becomes effective two clocks later.
- ・ When enabling an interrupt by setting Status<ERL/EXL/IE> of CP0 register, it becomes enabled two clocks after the instruction execution point (Stage E), and the value set to the register also becomes effective two clocks after the instruction execution point (Stage E).
- ・ TMP19A71 has two types of register number: r9 (SEL6) which is accessible with 32-bit ISA only and r22 (SEL0) which is asscessible with 32-bit/16-bit ISA. In both cases, it turns out to be the same result. To use the register number r9 (SEL6) with Toshiba's C compiler, specify -tx19\_sscr9 as a compiling option. For details, refer to the additional documents of Toshiba C compiler, TX19A C Compilier Reference.

#### 7.9.2 INTC

- ・ When there are two or more interrupt requests of the same level, the acceptance is made on a priority basis from the sources of the smallest interrupt number.
- ・ Interrupt sources of level 0 is not suspended.
- ・ To disable an interrupt source (interrupt level 0) individually, disable it in Interrupt Disabled state.
- ・ Initial values of IMRxx<EIMxx> of INTC and setting value may be different.
- ・ ILEV of INTC must be accessed in 32-bit quantity.
- ・ ICLR of INTC must be accessed in 16-bit quantity.
- ・ When an interrupt request is cleared in ICLR before reading IVR value of INTC, IVR value is cleared and interrupt sources cannot be distinguished.
- ・ To enable an interrupt, it must be set in the detection order (from outside to inside) and to disable it, in reverse of the detection order (from inside to outside). If not, unexpected interrupt may be generated or unexpected transfer of EMG state may occur. To prevent such cases, interrupt sources or EMG state must be cleared before enabling interrupts.
- To rewrite ILEV<CMASK> values of INTC, set 1 to <MLEV> simultaneously.

# 8. I/O Ports

#### 8.1 Port 0 (P00 to P07)

Port 0 pins can be individually programmed to function as discrete general-purpose I/O pins.





#### 8.2 Port 1 (P10 to P17)

Eight Port 1 pins can be individually programmed to function as discrete general-purpose I/O pins.



**Note: The selectors in the figure output input A when S=1 and input B when S=0.** 

Figure 8.2.1 Port 1 (P10 to P17)



#### 8.3 Port 2 (P20 to P24)

 Five Port 2 pins can be individually programmed to function as discrete general-purpose I/O pins.



**Note: The selectors in the figure output input A when S=1 and input B when S=0.** 

Figure 8.3.1 Port 2 (P20 to P24)



#### <span id="page-102-0"></span>8.4 Port 3 (P30 to P34)

Five Port 3 pins can be individually programmed to function as discrete general-purpose I/O pins. [Figure 8.4.1](#page-102-0) shows the configuration of Port 3 when not used in DSU (EJTAG) mode.





#### 8.5 Port 5 (P50 to P57)

Eight Port 5 pins are input-only pins that can also function as the analog input pins of the AD converter (ADC).

- **Note 1: As Port 5 uses AVCC0 as its I/O power source, it must be connected with the 3.3 V source even if ADC0 is not used.**
- **Note 2: When Port 5 is not used as analog input pins, the AD conversion accuracy of ADC0 may deteriorate by a few LSBs. Be sure to check that this poses no problem on your system.**



TX<br>System<br>RISC TMP19A71 W



Šýstem<br>**RISC** 



#### 8.6 Port 6 (P60 to P67)

The lower 4 bits are input-only pins, and the upper 4 bits can be individually programmed to function as discrete general-purpose I/O pins shared with the analog input pins of the AD converter (ADC).

- **Note 1: As Port 6 uses AVCC1 as its I/O power source, it must be connected to the 3.3 V source even if ADC1 is not used.**
- **Note 2: When Port 6 is not used as analog input pins, the AD conversion accuracy of ADC1 may deteriorate by a few LSBs. When Port 6 is used as an output port, this may result in a noticeable deterioration in AD conversion accuracy which may exceed the worst conditions presented in the AD conversion**  characteristics later in this manual. Be sure to check that this poses no problem on your system.


System<br>RISC TMP19A71



TX<br>System<br>RISC

W







Port 6 Function Register

**Note: When the P6FR is set to 1 (port or AD input) with P6CR=1 (output enabled), the output values of this register become undefined.** 

## 8.7 Port 7 (P70 to P72)

 Three Port 7 pins can be individually programmed to function as discrete general-purpose I/O pins shared with the analog input pins of the AD converter (ADC).

- **Note 1: As Port 7 uses AVCC1 as its I/O power source, it must be connected to the 3.3 V source even if ADC1 is not used.**
- **Note 2: When Port 7 is not used as analog input pins, the AD conversion accuracy of ADC1 may deteriorate by a**  few LSBs. When Port 7 is used as an output port, this may result in a noticeable deterioration in AD **conversion accuracy which may exceed the worst conditions presented in the AD conversion**  characteristics later in this manual. Be sure to check that this poses no problem on your system.



Figure 8.7.1 Port 7 (P70 to P72)



System<br>RISC



# 8.8 Port 8 (P80 to P87)

Eight Port 8 pins can be individually programmed to function as discrete general-purpose I/O pins.



Note: The selectors in the figure output input A when S=1 and input B when S=0.

Figure 8.8.1 Port 8 (P80 to P87)

TMP19A71





**Note: In Level-1 DSU (EJTAG) mode, P86 and P87 function as DSU control pins and the P8D, P8CR, P8IER, P8DSSR, P8ODCR and P8PUCR are invalid.** 

 $(0x$ FFFF\_C



Port 8 Function Register 1

**Note: When the P8FR is set to 1 (port input) with P8CR=1 (output enabled), the output values of P81, P83, P84, P85 and P87 become undefined.** 

## 8.9 Port 9 (P90 to P95)

Six Port 9 pins can be individually programmed to function as discrete general-purpose I/O pins. P93 is shared with the emergency stop signal input pin (EMG pin) of TMRB0, and set as a general-purpose port after reset. P93 can be used as the EMG pin by setting the P9FR2.P9FR23 bit which is protected with the lock function. Likewise, P95 is shared with the NMI pin, and set as a general-purpose port after reset. P95 can be used as the NMI pin by setting the P9FR1.P9FR15 bit which is protected with the lock function.











Port 9 Function Register 1

#### Port 9 EMG Clear Register

<span id="page-121-0"></span>

- **Note 1: Setting both P9FR13 and P9FR23 to 1 results in undefined behavior.**
- **Note 2: When the P9FR is set to 1 (port input) with P9CR=1 (output enabled), the output values of P90, P91, P92, P93 and P95 become undefined.**
- 8.9.1 Notes on Using the Emergency Stop Signal Input Pin (P93)
- 8.9.1.1 Port Operation in the EMG Condition

When P93 set as the EMG pin is asserted, output is disabled on P94 and an INTTBE0 interrupt is generated in Port 9, as shown in [Table 8.9.1.](#page-121-0) As the EMG detection circuit operates independently of the 16-bit timer, the 16-bit timer continues to operate normally even in case of emergency.

|             | P93 | L<br>P94        | <b>INTTBE0</b> |
|-------------|-----|-----------------|----------------|
| Normal      |     | PWM/PORT output | Not generated  |
| ${\sf EMG}$ |     | ∕ Hi-∑          | Generated      |
|             |     |                 |                |
|             |     |                 |                |
|             |     |                 |                |
|             |     |                 |                |
|             |     |                 |                |
|             |     |                 |                |
|             |     |                 |                |

Table 8.9.1 Port Operation in the EMG Condition

#### <span id="page-122-0"></span>8.9.1.2 Register Settings for P93

When P93 is set as the EMG pin (P9FR2.P9FR23=1), other registers related to P93 (i.e., P9CR3, P9IER3, P9DSSR3, P9PUCR3, P9FR13) cannot be changed. Clearing the P9FR23 bit to 0 enables writes to these registers again.

[Table 8.9.2](#page-122-0) shows the register settings for P93 according to the selected function.





(1) Level sensitive

When the EMG pin is set as level sensitive, the EMG condition is held (P9ECR.EMGF=1) only while the EMG pin is active. Therefore, there is no need to clear the EMG condition by setting the P9ECR.EMGE bit to 1.

(2) Edge sensitive

When the EMG pin is set as edge sensitive, be sure to check that the EMG pin is inactive before making an EMG condition setting.

## 8.10 Port A (PA0 to PA7)

Eight Port A pins can be individually programmed to function as discrete general-purpose I/O pins. PA6 is shared with the emergency stop signal input pin (EMG0 pin) of PMD0, and set as a general-purpose port after reset. PA6 can be used as the EMG0 pin by setting the PAFR.PAFR6 bit which is protected with the lock function.











Port A Function Register

**For details, see 8.12 Notes on Using the Emergency Stop Signal Input Pins (PA6, PB6).**

# 8.11 Port B (PB0 to PB7)

Eight Port B pins can be individually programmed to function as discrete general-purpose I/O pins. PB6 is shared with the emergency stop signal input pin (EMG1 pin) of PMD1, and set as a general-purpose port after reset. PB6 can be used as the EMG1 pin by setting the PBFR.PBFR6 bit which is protected with the lock function.











Port B Function Register

**For details, see [8.12](#page-131-0) Notes on Using the Emergency Stop Signal Input Pins (PA6, PB6).** 

- <span id="page-131-0"></span>8.12 Notes on Using the Emergency Stop Signal Input Pins (PA6, PB6)
- 8.12.1 Block Diagram of the EMG Detection Circuit

#### **Note: The following descriptions for PA[6:0] (PMD0) also apply to PB[6:0] (PMD1), unless otherwise noted.**

When PA6 is set as the emergency stop signal input pin (EMG0 pin), an EMG input activates the EMG detection circuit of PMD0 and forcefully disables output on PA[5:0] even if these pins are not set for PMD0 output. The EMG detection circuit of PMD0 is enabled by setting the EMGCR0.EMGEN bit to 1 in addition to setting PA6 as the EMG0 pin. [Figure 8.12.1](#page-131-0) shows a block diagram of the EMG detection circuit.



Figure 8.12.1 Block Diagram of EMG Detection Circuit

8.12.2 Operations in the EMG Condition

When Port A and PMD are put in the EMG condition, the following operations are performed.

- In Port A, output is disabled on PA[5:0].
- In PMD, PWM output is made inactive, ADC start trigger (PMDTRG) is disabled, and an INTEMG interrupt is generated.

 [Table 8.12.1](#page-131-0) shows a summary of operations in the EMG condition for PMD and Port A which operate independently of each other.



#### Table 8.12.1 PMD and Port A Operations in the EMG Condition

**Note: If PA6 is not set as the EMG0 pin, no EMG input will be accepted and thus PMD will not be put in the EMG condition. The combination of PMD=EMG and Port A=normal occurs only when the EMG condition is cleared in Port A when PMD=EMG and Port A=EMG.** 

## <span id="page-132-0"></span>8.12.3 Register Settings for PA6

When PA6 is set as the EMG0 pin (PAFR.PAFR6=1), other registers related to PA6 (i.e., PACR6, PAIER6, PADSSR6, PAPUCR6) cannot be changed. Clearing the PAFR6 bit to 0 enables writes to these registers again. [Table 8.12.2](#page-132-0) shows the register settings for PA6 according to the selected function.



<span id="page-133-0"></span>When EMG0 is set as level sensitive, Port A is put in the EMG condition only while EMG0 is active (PAECR.EMGFA=1). Thus, there is no need to clear the EMG condition in Port A by setting PAECR.EMGEA to 1. However, when the EMG detection circuit is enabled in PMD, the EMG condition must be cleared in PMD by setting EMGCR1.EMGRS to 1 after making sure that EMG0 is inactive.

When EMG0 is set as edge sensitive, make sure that EMG0 is inactive before making an EMG condition setting.

### 8.12.4 Difference between P93 (TB0IN) and PA6 (EMG0)/PB6 (EMG1)

P93 can also be used as the EMG pin. The main difference between P93 and PA6/PB6 is that Port 9 generates an EMG interrupt as shown in [Figure 8.12.2](#page-133-0). In the case of PA6/PB6, when the EMG function is disabled in PMD (EMGCR.EMGEN= $\theta$ ), no EMG interrupt (INTEMGx) is generated whereas P93 causes an EMG interrupt (INTTBE0) to be generated as soon as Port 9 is put in the EMG condition.



# 9. Debug Support Unit (DSU)

TMP19A71 is supplied with DSU (Debug Support Unit) mode. This function makes a subset of ports be DSU control pins.

The DSU mode has two types; Lv.1 (12-pin mode) and Lv.0 (5-pin mode). Using 12 control pins, Lv.1 provides more pow erful debug function than Lv.0 does. The mode can be used like selsecting Lv.1 in the first stage of debug operation where it needs larger debug information, and Lv.0 in the last stage of debug operation since Lv.0 has less pin restriction.

# 9.1 DSU (EJTAG) Mode Setting

To set the DSU mode, L must be set to EJE of an external pin that is in reset cycle, and then TMP19A71 becomes in DSU (EJTAG) mode when it is started up with the DSU level, DSU-PROBE first. If DSU-PROBE is not connected, it starts from Lv.0.

## **Note 1: DSU disabled must be released for the Mask version.**

9.1.1 Pin Status Upon the DSU (EJTAG) Mode Startup

When TMP19A71 starts in DSU (EJTAG) mode, a specific pin register automatically changes into DSU control pin regardless of its setting. In addition, as a read value of register, a set value can be read.

#### 9.1.2 Motor Breakage Prevention

TMP19A71 has a mechanism that automatically turns its moter output OFF (RxCRn=0) to prevent the motor breakage upon the BREAK execution (including OneSTEP execution) in the DSU mode.

Intended ports are P94(TB0OUT), PA[5:0](PMD0), and PB[5:0](PMD1). Their PxCrn becomes 0 (output of a prescribed bit n of PORTx disabled) only when they are set to the motor control outputs (TB0OUT, PMD0, and PMD1). To resume the motor control, 1 is to be set to PxCRn. The motor control output, however, does not restart when it is started after changing the port setting in IDE. The port must be set during the programming.

- 9.2 Pin Status in Reset Cycle
- <span id="page-135-0"></span>9.2.1 Pins Whose Status Change According to Mode; Normal and DSU

[Table](#page-135-0) 9.2.1 shows the status change upon resetting of each pin. Even when a pin is not connected to DSU -PROBE in DSU mode, its status becomes the same as in DSU mode shown in [Table](#page-135-0) 9.2.1.



**Note 1: These pins must be fixed externally until the reset is released.**

**Note 2: Even during the reset, the behavior of P23(TDO) shall be unstable until its internal current becomes stable.**

### 9.2.2 Pin Status Upon the Connection to DSU-PROBE

Upon the connection of DSU -PROBE, an output value of a port changes until the connection is completed. Since, as for pins used in Lv.1, there is only changes in output values of a pin to be used but no change in switching timing, here DCLK(P34) is described.





shows, in the connection in Lv.1, DSU-PROBE sets 1 to ProbEn of an internal register after the second reset being performed that follows the power supply. When the second reset is released, a DSU control pin used in Lv.1 mode switches to the one for DSU control and starts communication with DSU-PROBE.

Note1: For the first reset releasing cycle, refer to the operation manual of DSU-PROBE you **are using.**



Figure 9.2.1 DSU-PROBE Connection (Lv.1)

# 9.2.2.2 DSU-PROBE Connection (Lv.0)

As Figure 9.2.2 DSU-PROBE Connection (Lv.0) upon the connection in Lv.0 mode, DSU-PROBE sets 1 to Proben of an internal register after the second reset being performed that follows the power supply. By setting 0 to EJE, DSU control pin to be used in Lv.0 mode behaves as the one for DSU control immediately after t he power supply.

#### **Note1: For the first reset releasing cycle, refer to the operation manual of DSU-PROBE you are using.**

# **TOSHIBA**

TMP19A71





### 9.2.3 DSU-PROBE Disabled

This functions when debugging by using DSU-PROBE. It is an I/F exclusive for connecting to DSU -PROBE. For details of debug utilizing DSU-PROBE, refer to the operation manual of DSU-PROBE you are using. Here, DSU -PROBE Enabled/Disabled in DSU (EJTAG) mode is described.

1. DSU-PROBE Enabled/Disabled

This device can debug by using DSU-PROBE on borad. Therefore, it has the function that disables use of DSU-PROBE (hereinafter referred to as DSU Disabled), which allows no third party to read data of incorporated flash easily. Validating the DSU Disabled makes it impossible to use DSU-PROBE.

2. DSU Disabled (Disabling debug that uses DSU-PROBE)

User can validate the writer security functin of flash itself by issuing the protect commands described later to all the two blocks of the flash upon the program debug completion. In this condition, even if a reading is tryed by using a writer, data of incorporated flash cannot be read. Debug is impossible by using  $\overline{DSU}$ -BROBE after its power is turned off unless DSU Disabled is set upon the next powering and DSU Disabled is released.

3. DSU Enabled (Enabling debug that uses DSU-PROBE)

DSU Disabled is fail-safe to prevent any accidental release caused with such as runaway. To release DSU Disabled, 0 must be set to the DSU security mode register, SEQMOD<DSUOFF>, and the security code "0x0000\_00C5" must be written in the DSU security control register, SEQCNT. Then the debug using DSU-PROBE becomes active. The security function becomes active again by setting 1 to SEQMOD<DSUOFF> without turning off the power and writing "0x0000\_00C5" in SEQCNT.

4. Initialization of SEQMOD<DSUOFF>

Flash products are not initialized by the normal reset. They are initialized only by supplying power (Power-On Reset).

Mask products are not initialized by the reset with WDT. They are initialized by an external reset.





**Note 1: This register must be accessed by 32-bit system. It is not accessible with any bit operation instruction.**



**Note 1: This register must be accessed by 32-bit system. It is not accessible with any bit operation instruction.**

#### 5. Example of Use by User

Example of how to use DSU-PROBE using this function is shown below.



# 10. DMA Controller (DMAC)

The TMP19A71 contains an eight-channel DMA controller (DMAC).

## 10.1 Features

The DMAC has the following features:

- (1) Eight independent DMA channels
- (2) Transfer requests: Internal transfer requests: Software initiated External transfer requests: Interrupt signals from on-chip I/O peripherals and external interrupt pins
- (3) Dual-address mode
- (4) Memory-to-memory, memory-to-I/O, and I/O-to-memory transfers
- (5) Transfer width:
	- Memory: 32-bit
	- I/O peripherals: 8-, 16-, and 32-bit
- (6) Address pointers can increment, decrement or remain constant. The user can program the bit positions at which address increment or decrement occurs.
- (7) Fixed channel priority

## 10.2 Implementation

## 10.2.1 On-Chip DMAC Interface

[Figure 10.2.1](#page-142-0) shows how the DMAC is internally connected with the TX19A core processor and the Interrupt Controller (INTC).



Figure 10.2.1 DMAC Connections within the TMP19A71

<span id="page-142-0"></span>The DMAC provides eight independently programmable channels. With each DMA channel, there are two associated signals: a DMA request (INTDREQn) and a DMA acknowledge (DACKn), where n is a channel number from 0 to 7. Channel priority is fixed. Channel 0 has the highest priority, and Channel 7 has the lowest priority.

The TX19A core processor has a snoop function. The snoop function releases the TX19A core processor's data bus to the DMAC, enabling the DMAC to access the internal ROM and internal RAM connected with the TX19A core processor. The DMAC can select whether or not to use this snoop function. For details, see "10.2.3 Snoop Function".

The DMAC can use two types of bus request: SREQ and GREQ. GREQ is used when the snoop function is not used, and SREQ is used when the snoop function is used. SREQ has higher priority than GREQ.

**Note: In debug mode (CP0's Debug.DM=1), peripheral functions cannot be accessed properly with SREQ. In debug mode, do not use SREQ to access peripheral functions.** 

## 10.2.2 DMAC Block



The DMAC block diagram is shown in [Figure 10.2.2](#page-143-0).



# <span id="page-143-0"></span>10.2.3 Snoop Function

The TX19A core processor has the snoop function, which releases the TX19A core processor's data bus to the DMAC. When the snoop function is used, the TX19A core processor stops operating until the DMAC relinquishes the bus. The snoop function enables the DMAC to access the internal RAM and internal ROM so that these locations can be specified as source and destination addresses.

When the snoop function is not used, the DMAC cannot access the internal RAM and internal ROM. However, even when the snoop function is not used, the G-Bus is released to the DMAC. If the TX19A core processor tries to access memory or I/O through the G-Bus, pipeline operation will be stalled until the DMAC relinquishes bus mastership.

**Note: When the snoop function is not used, the TX19A core processor does not release the data bus to the DMAC. In this case, if an internal RAM or ROM location is specified as a DMA source or destination address, no acknowledge signal will be returned for the bus request from the DMAC and bus operation will be locked.**
# <span id="page-144-0"></span>10.2.4 Register Description

The DMAC has fifty 32-bit registers, as listed in [Table 10.2.1](#page-144-0) .



# Table 10.2.1 DMAC Register Map (1/2)

| Address     | Symbol     | <b>Register Name</b>                       |
|-------------|------------|--------------------------------------------|
| 0xFFFF D6E0 | CCR7       | Channel Control Register (Channel 7)       |
| OxFFFF D6E4 | CSR7       | Channel Status Register (Channel 7)        |
| 0xFFFF D6E8 | SAR7       | Source Address Register (Channel 7)        |
| OxFFFF D6EC | DAR7       | Destination Address Register (Channel 7).  |
| 0xFFFF D6F0 | BCR7       | Byte Count Register (Channel 7)            |
| OxFFFF D6F8 | DTCR7      | DMA Transfer Control Register (Channel 7). |
| 0xFFFF D700 | <b>DCR</b> | DMA Control Register (DMAC)                |
| 0xFFFF D704 | Reserved   |                                            |
| OXFFFF D70C | <b>DHR</b> | Data Holding Register (DMAC)               |

Table 10.2.2 DMAC Register Map (2/2)

**Note: Although the DMAC registers are 32-bit wide, they can be accessed in 8-bit or 16-bit units. For example, the CCR0[31:0] register can be divided into four 8-bit registers: CCR0[7:0]=CCR0LL, CCR0[15:8]=CCR0LH, CCR0[23:16]=CCR0HL and CCR0[31:24]=CCR0HH. For details, see "18. I/O Register Summary".** 

There are basically no functional differences among the eight DMAC channels. In the following register descriptions, only DMAC0 is explained.

# 10.2.5 DMA Control Register (DCR)











- **Note 1: If a software reset command is written to the DCR register immediately after the completion of the transfer cycle of a DMA transaction, the DMA-done interrupt will not be cleared. In this case, the software reset only initializes channel registers and other settings.**
- **Note 2: Do not issue a software reset command to the DCR register via a DMA transfer.**
- Note 3: This register does not support bit manipulation instructions.

**System**<br>RISC

# 10.2.6 Channel Control Register (CCR0)

# $(0x$ FFFF\_D600)







TMP19A71

- **Note1: The CCRn register must be programmed before placing the DMAC in Ready state.**
- **Note 2: The DPS field has no meaning or effect on memory-to-memory transfers.**
- **Note 3: When CCRn.DIO=1 (I/O device), do not specify the internal RAM or CG/IRC registers as a destination device.**
- **Note 4: This register does not support bit manipulation instructions.**

#### 10.2.7 Channel Status Register (CSR0)









*TX*<br>System<br>RISC

# 10.2.8 Source Address Register (SAR0)

 $(0xFFFI)$ 





Г

٦

# 10.2.9 Destination Address Register (DAR0)







TX<br>System<br>RISC

# 10.2.10 Byte Count Register (BCR0)





# 10.2.11 DMA Transfer Control Register (DTCR0)

# $(0x$ FFFF\_D





System<br>RISC

# 10.2.12 Data Holding Register (DHR)



### 10.3 Operation

This section describes the operation of the DMAC.

#### 10.3.1 Overview

The DMAC is a high-speed 32-bit DMA controller used to quickly move large blocks of data between I/O peripherals and memory without intervention of the TX19A core processor.

(1) Devices supported for the source and destination

The DMAC handles data transfers from memory to memory and between memory and I/O peripherals. The device from which data is transferred is referred to as a source device, and the device to which data is transferred is referred to as a destination device. Both memory and  $[1/O$  peripherals can be a source or destination device. The DMAC supports data transfers from memory to I/O peripherals, from I/O peripherals to memory, and from memory to memory, but not from I/O peripherals to I/O peripherals.

DMA protocols for memory and I/O peripherals differ in accessing an I/O peripheral. To access an I/O peripheral, the DMAC asserts the  $\overline{\text{DACKn}}$  (n = channel number) signal to indicate that data is being transferred in response to a previous transfer request. Because each DMA channel has only one DACKn signal, the DMAC cannot handle data transfers between two I/O peripherals.

Interrupt requests can be programmed to be a trigger to initiate a DMA process instead of requesting an interrupt to the TX19A core processor. If so programmed, the Interrupt Controller (INTC) forwards a DMA request to the DMAC. The DMA request coming from the INTC is cleared when the INTC receives a DACKn from the DMAC. Consequently, a DMA request for a transfer to/from an I/O peripheral is cleared after each DMA bus cycle (i.e., every time the number of bytes programmed into the CCRn.TrSiz field is transferred). On the other hand, during memory-to-memory transfer, the DACKn signal is not asserted until the byte count register (BCRn) reaches zero. Therefore, memory-to-memory transfer can continuously move large blocks of data in response to a single DMA request.



The TMP19A71 on-chip I/O peripherals are handled as memory. For example, data transfers between the TMP19A71 on-chip I/O peripheral and on-chip memory is discontinued after every DMA bus cycle. Nonetheless, until the BCRn register reaches zero, the DMAC remains in Ready state to wait for the next transfer request. Data transfer is continued until the byte count register (BCRn) reaches zero.

#### (2) Exchanging bus mastership (bus arbitration)

In response to a DMA request, the DMAC issues a bus request to the TX19A core processor. When the DMAC receives a bus grant signal from the TX19A core processor, it assumes bus mastership to service the DMA request.

The DMAC can select whether or not to use the snoop function in requesting bas masterhip to the TX19A core processor. The snoop function releases the TX19A core processor's data bus to the DMAC. This selection is made for each channel by programming the SReq bit in the CCRn register.

The TX19A core processor may generate a bus release request to the DMAC. Whether or not to respond to a bus release request from the TX19A core processor is specified for each channel in the ReIEn bit in the CCRn register. The setting of this bit is valid only when the snoop function is not used (GREQ). When the snoop function is used (SREQ), the TX19A core processor cannot generate a bus release request signal.

The DMAC relinquishes the bus to the TX19A core processor when there is no pending DMA request to be serviced.

**Note1: The NMI interrupt is left pending while the DMAC has control of the bus. Note 2: Do not place the TMP19A71 in Halt mode while the DMAC is operating.** 

(3) Transfer request generation

Each DMA channel supports two types of request generation methods: internal and external. Internal requests are those generated within the DMAC. The DMA channel is started as soon as the Str bit in the CCRn register is set. The channel immediately requests the bus and begins transferring data.

If a channel is programmed for external request and the Str bit is set, the INTDREQn signal asserted by the INTC causes the channel to request the bus and begin a transfer. The DMAC can be programmed to recognize a transfer request with the low level of the  $\overline{\text{INTDREQn}}$  signal.

Data transfer mode

The TMP19A71 DMAC supports dual-address transfers, but not single-address transfers.

The dual-address mode allows data to be transferred from memory to memory and between memory and an I/O peripheral. In this mode, the DMAC explicitly addresses both the source and destination devices. The DMAC also generates a DACK<sub>n</sub> signal when accessing an I/O peripheral. In dual-address mode, a transfer takes place in two DMA bus cycles: a source read cycle and a destination write cycle. In the source read cycle, the data being transferred is read from the source address and put into the DMAC internal Data Holding Register (DHR). In the destination write cycle, the DMAC writes data in the DHR to a destination address.

(5) DMA channel operation

The DMAC has eight independent DMA channels 0 to 7. Setting the Start (Str) bit in the CCRn (n = channel number) enables a particular channel and puts it in Ready state.

When a DMA request is detected in any of the channels in Ready state, the DMAC arbitrates for the bus and begins a transfer. When no DMA request is pending, the DMAC relinquishes the bus to the TX19A core processor and returns to Ready state. The channel can terminate by normal completion or from an error of a bus cycle. When a channel terminates, that channel is put in Idle state. Interrupts can be generated by error termination or by normal channel termination.

[Figure 10.3.1](#page-159-0) shows general state transitions of a DMA channel.

<span id="page-159-0"></span>

#### (6) Summary of transfer modes

The DMAC can perform data transfers according to the combination of mode settings, as shown in the table below.





#### (7) Address change options

Address pointers can increment, decrement or remain constant. The SAC and DAC fields in the CCRn respectively select address change directions for the Source Address Register (SARn) and the Destination Address Register (DARn). While memory addresses can be programmed to increment, decrement or remain constant, I/O addresses must be programmed to remain constant. When an I/O peripheral is selected as the source or destination device, the SAC or DAC field in the CCRn must be set to 1x (address fixed).

The SACM and DACM fields in the DTCRn provides options to program bit positions at which the source and destination addresses are incremented or decremented after each transfer. The bit position can be bit 0, 4, 8, 12, or 16. Use of bit 0 is the regular increment/decrement mode in which the address changes by 1, 2, or 4, according to the setting of the CCRn.TrSiz field. When bit 4, 8, 12 or 16 is selected, the specified bit of the address changes by 1 regardless of the CCRn.TrSiz field.

Two examples of how increment/decrement modes affect address changes are shown below.

Example 1: When address bit 0 is selected in the SACM field and address bit 4 is selected in the DACM field





3rd transfer 0xA000\_1008 0xB000\_0020 4th transfer 0xA000\_100C 0xB000\_0030 . The contract of the contract of the contract of the contract of the contract of

#### Example 2: When address bit 8 is selected in the SACM field and address bit 0 is selected in the DACM field



### 10.3.2 Transfer Request Generation

A DMA request must be issued for the DMAC to initiate a data transfer. Each DMA channel in the DMAC supports two types of request generation method: internal and external. In either request generation mode, once a DMA channel is started, a DMA request causes the DMAC to arbitrate for the bus and begin transferring data.

Internal request generation •

> A channel is programmed for internal request by clearing the ExR bit in the CCRn. In internal request generation mode, a transfer request is generated as soon as the Str bit in the CCRn is set.

> An internally generated request keeps a transfer request pending until the transfer is complete. If no transition to a higher-priority DMA channel or a bus master occurs, the channel will use 100% of the available bus bandwidth to transfer all data continuously.

Internally generated requests support only memory-to-memory transfer.

#### **External request generation**

A channel is programmed for external request by setting the ExR bit in the CCRn. In external request generation mode, setting the Str bit in the CCRn puts the channel in Ready sate. While in Ready state, assertion of the INTDREQn signal (where n is the channel number) coming from the Interrupt Controller (INTC) causes a transfer request to be generated. Externally generated requests support data transfers from memory to memory and between memory and an I/O peripheral.

The TMP19A71 can recognize a transfer request with the low level of INTDREQn.

The transfer size, i.e., the amount of data to be transferred in response to a transfer request, is programmed in the TrSiz field in the CCRn. The transfer size can be 32 bits, 16 bits or 8 bits.

Transfer request generation by INTDREQn is described in detail below.

(1) Transfer request coming from the INTC

A transfer request is removed by assertion of the  $\overline{\text{DACK}}$ n signal (where n is the channel number). DACKn is asserted: 1) when an I/O peripheral bus cycle has completed and 2) when the Byte Count Register (BCRn) has reached zero in memory-to-memory transfer. Consequently, a memory-to-I/O or I/O-to-memory transfer request terminates after one DMA bus cycle completes, whereas memory-to-memory transfer can continuously move large blocks of data in response to a single DMA request.

The INTC might clear INTDREQ<sub>n</sub> before the DMAC accepts it and begins a data transfer. It must be noted that, even if that happens, a DMA bus cycle might be executed after the interrupt request has been cleared.

### <span id="page-163-0"></span>10.3.3 DMA Address Modes

DMA transfer is generally performed in either of two address modes: dual-address mode and single-address mode. In dual-address mode, both the source and destination devices are explicitly addressed. In single-address mode, only either the source device or the destination device is explicitly addressed. The TMP19A71, however, supports dual-address mode only.

In dual-address mode, two bus transfers occur: a read from the source device and a write to the destination device. In the source read cycle, data is read from the source address and placed in the DMAC internal Data Holding Register (DHR). Then, in the destination write cycle, the data held in the DHR is written to the destination address.



Figure [10.3.32](#page-163-0) Dual-Address Transfer Mode

The transfer size programmed into the CCRn.TrSiz field determines the amount of data that is transferred from a source device in response to a DMA request. The transfer size can be 32 bits, 16 bits or 8 bits.

The internal DHR is a 32-bit register that serves as a buffer for the data being transferred from a source device to a destination device during dual-address mode.

Memory accesses occur in a manner to fulfill the CCRn.TrSiz setting.

Memory-to-I/O and I/O-to-memory DMA transfers are governed by the setting of the CCRn.DPS field in addition to the setting of CCRn.TrSiz. The DPS field defines the port size of a source or destination I/O peripheral. The I/O port size can be 32 bits, 16 bits or 8 bits.

System<br>**RISC** 

If the transfer size is equal to the I/O port size, an I/O access takes a single read or single write cycle. If the I/O port size is less than the programmed transfer size, the internal 32-bit DHR serves as a buffer for the data being transferred. For example, assume that the transfer size is programmed to 32 bits. If the source I/O port size is 8 bits and the destination memory width is 32 bits, then four 8-bit read cycles occur, followed by a 32-bit write cycle. The 32 bits of data are buffered in the DHR until the destination write cycle occurs.

Source and destination addresses can be programmed to increment or decrement after each transfer. The BRCn is decremented by TrSiz for each data transfer. It is forbidden to program the device port size (DPS) to a value greater than the DMA transfer size (TrSiz). The relationships between TrSiz and DPS are summarized below.

| <b>TrSiz</b>          | <b>DPS</b>            | Number of I/O Bus Cycles |  |
|-----------------------|-----------------------|--------------------------|--|
| $0x(32 \text{ bits})$ | 0x (32 bits)          |                          |  |
| $0x(32 \text{ bits})$ | 10 (16 bits)          | 2                        |  |
| $0x(32 \text{ bits})$ | 11 (8 bits)           |                          |  |
| 10 (16 bits)          | 0x (32 bits)          | Setting prohibited       |  |
| 10 (16 bits)          | 10 (16 bits)          |                          |  |
| 10 (16 bits)          | $(8 \text{ bits})$    |                          |  |
| 11 (8 bits)           | $0x(32 \text{ bits})$ | Setting prohibited       |  |
| 11 (8 bits)           | $0(16 \text{ bits})$  | Setting prohibited       |  |
| 11 (8 bits)           | $1(8 \text{ bits})$   |                          |  |

Table 10.3.2 DMA Transfer Sizes and Device Port Sizes (in Dual-Address Mode)

#### 10.3.4 DMA Channel Operation

Each DMA channel is started by setting the Str bit in the CCRn to 1. Once started, the DMAC checks the channel setups for configuration errors. If no configuration error is present, the channel enters Ready state.

When a DMA request is detected while in Ready state, the DMAC arbitrates for the bus and begins transferring data.

The channel can terminate by normal completion or from an error. The state of termination is indicated in the CSRn.

#### Channel startup

A DMA channel is started by setting the Str bit in the CCRn.

Once started, the DMAC checks the channel setups for configuration errors. If a configuration error is detected, the channel terminates abnormally. If no configuration error is present, the channel enters Ready state. Once a channel enters Ready state, the Act bit in the CSRn is set to 1.

If the channel is programmed for internal requests, the channel requests the bus and starts transferring data immediately. If the channel is programmed for external requests, **INTDREQ**<sup>n</sup> must be asserted before the channel requests the bus.

#### Channel termination

A DMA channel can terminate by normal completion or from an error. The status of a DMA operation can be determined by reading the CSRn.

A channel terminates abnormally if an attempt is made to set the Str bit in the CCRn when the NC or AbC bit in the CSRn is set.

#### Normal termination

A DMA channel terminates by normal completion in the following case. Normal completion always occurs at the boundary of transfers programmed into the CCRn. TrSize field.

• Data transfers have terminated, with the BCRn decremented to 0.

#### Abnormal termination

The following summarizes the cases in which a DMA channel terminates from an error.

#### • Configuration errors

A configuration error results when the channel initialization contains inconsistencies or errors. A configuration error is reported before any data transfer takes place; therefore, in case of a configuration error, the SARn, DARn and BCRn remain unaltered. When a DMA channel has terminated from a configuration error, the AbC and Conf bits in the CSRn are set. A configuration error occurs for the following cases:

- − Both the SIO and DIO bits in the CCRn are set to 1.
- − The CCRn.Str bit is set to 1 when the NC or AbC bit in the CSRn is set to 1.
- − The BCRn contains a value that is not an integer multiple of the transfer size programmed into the CCRn.TrSiz field.
- The SARn or DARn contains a value that is not an integer multiple of the

transfer size programmed into the CCRn.TrSiz field.

- − The CCRn.TrSiz and CCRn.DPS fields contain illegal combinations.
- The CCRn.Str bit is set to 1 when the BCRn contains a value of zero.
- Bus errors

When a DMA channel has terminated from a bus error, the AbC bit and the BES or the BED bit in the CSRn are set.

− A bus error has been reported during a source read or destination write cycle.

**Note: The contents of the BCRn, SARn and DARn are not guaranteed when a channel has terminated due to a bus error. Chapter 18 lists the reserved addresses that, if accessed, cause a bus error.** 

#### 10.3.5 DMA Channel Priority

The DMAC provides a fixed priority for the eight channels, with channel 0 always having the highest priority and channel 7 the lowest. For example, when transfer requests occur on channels 0 and 1 simultaneously, the channel  $\Omega$  request is serviced first. The channel 1 request is left pending. In order for the channel 1 request to be serviced, it must be maintained until data transfer completes on channel 0. Remember that the internally generated request is kept until the servicing of the request is finished. External transfer requests come from the Interrupt Controller (INTC). The INTC can program any interrupts to be used as a DMA trigger instead of as an interrupt request. If such an interrupt is programmed to be edge-sensitive, the INTC internally maintains a transfer request. However, a level-sensitive interrupt is not held in the INTC; thus the interrupt request signal must remain asserted until the servicing of the DMA request begins.

A higher-priority channel always gets the attention of the DMAC. If a transfer request occurs on channel 0 while a request on channel 1 is being serviced, the servicing of the channel 1 request is suspended temporarily in order to service the channel 0 request first. After the channel 0 request has been serviced, channel 1 resumes the remaining data transfer.

Channel transitions take place at the boundary of a transfer size programmed for the current channel being serviced; that is, after all data in the DHR are written to a destination.

#### Interrupts

The DMAC can generate an interrupt request (INTDMAn) to the TX19A core processor upon completion of a channel operation: either by normal channel termination or by abnormal termination of a bus cycle.

Normal completion interrupt •

> When a channel operation terminates by normal completion, the NC bit in the CSRn is set to 1. At this time, if the NIEn bit in the CCRn is set, an interrupt request is generated to the TX19A core processor.

• Abnormal completion interrupt

When a channel operation terminates abnormally, the AbC bit in the CSRn register is set to 1. At this time, if the AbIEn bit in the CCRn is set, an interrupt request is generated to the TX19A core processor.

## 10.4 DMA Transfer Timing

All DMAC operations are synchronous to the rising edges of the internal system clock.

#### 10.4.1 Dual-Address Mode

• Memory-to-memory transfer

[Figure 10.4.1](#page-167-0) shows a DMA cycle from one external 16-bit memory to another, with the transfer size programmed to 16 bits. A block of data is transferred until the BCRn register reaches 0.



Figure 10.4.1 Memory-to-Memory Transfer (Dual-Address Mode)

Memory-to-I/O transfer

•

[Figure 10.4.2](#page-167-1) shows a DMA cycle from a 16-bit memory to an 8-bit I/O peripheral, with the transfer size programmed to 16 bits.

<span id="page-167-0"></span>

<span id="page-167-1"></span>Figure 10.4.2 Memory-to-I/O Transfer (Dual-Address Mode)

• I/O-to-memory transfer

[Figure 10.4.3](#page-168-0) shows a DMA cycle from an 8-bit I/O peripheral to a 16-bit memory, with the transfer size programmed to 16 bits.

<span id="page-168-0"></span>

#### 10.4.2 Programming Example

The following illustrates the programming required to transfer data from an SIO receive buffer (SC1BUF) to the on-chip RAM.

(1) DMAC settings:

- DMA channel used: Channel 0
- Source address: SC1BUF
- Destination address: 0xFFFF\_9800 (physical address)
- Number of bytes transferred: 256

(2) SIO settings:

- Data format: 8 bits, UART
- SIO channel used: Channel 1
- Transfer rate: 9600 bps

DMA channel 0 is used for the transfer. The SIO1 receive interrupt is used as a trigger to start the DMA channel 0.

#### (3) DMA channel 0 settings:



# 11. 16-Bit Timer/Event Counters (TMRBs)

The TMP19A71 has a 16-bit timer/event counter consisting of four identical channels (TMRB0 to TMRB3). Each channel has the following three basic operating modes:

- 16-Bit Interval Timer mode
- 16-Bit Event Counter mode
- 16-Bit Programmable Pulse Generation (PPG) mode

Each channel has capture capability, which enables the following operations:

- Pulse width measurement
- One-shot pulse generation from an external trigger pulse

[Figure 11.1.1](#page-171-0) shows a block diagram of the TMRB0.

The main components of a TMRBn block are a 16-bit up-counter, two 16-bit timer registers (one of which is double-buffered), two 16-bit capture registers, two comparators, capture control logic and timer flip-flop logic.

Each of the four channels (TMRB0 to TMRB3) is independently programmable and functionally equivalent except for the differences shown in [Table 11.1.1.](#page-170-0) In the sections that follow, any references to the TMRB0 also apply to other channels.

<span id="page-170-0"></span>

### Table 11.1.1 Pins and Registers for the TMRB0 to TMRB3

# 11.1 Block Diagram

[Figure 11.1.1](#page-171-0) shows a block diagram of the 16-bit timer/event counter (TMRB0).

<span id="page-171-0"></span>

## 11.2 Timer Components

(1) Prescaler

The TMRB0 has a 6-bit prescaler that slows the rate of a clocking source to the counter. The prescaler clock source is the IMCLK selected by the PRS2 field in the CLKPRSC register within the clock generator. The prescaler output clock can be selected from IMCLK, IMCLK/2, IMCLK/4, IMCLK/8, IMCLK/16, IMCLK/32 and IMCLK/64 by programming the CLK field in the TB0MOD register.

(2) Up-Counter (TB0CNT)

The TMRB0 contains a 16-bit up-counter, which is driven by the clock selected by the CLK field in the TB0MOD register.

The clock input to the TB0CNT can be selected from seven prescaler outputs (IMCLK, IMCLK/2, IMCLK/4, IMCLK/8, IMCLK/16, IMCLK/32 and IMCLK/64) or the external clock applied to the TB0IN pin. The RUN bit in the TB0RUN register is used to start the TB0CNT and to stop and clear the TB0CNT. The TB0CNT is cleared to 0000H, if so enabled, when it reaches the value in the TB0REG0 or TB0REG1 register. This clearing can be enabled and disabled by the CLE bit in the TB0MOD register.

If the clearing is disabled, the TB0CNT acts as a free-running counter.

If the overflow interrupt is enabled in the OFI bit in the TB0RUN register, an interrupt (INTTBCOM00) is generated upon a counter overflow.

#### (3) Timer Registers (TB0REG0, TB0REG1)

Each timer channel has two 16-bit registers containing a time constant. When the up-counter reaches the timer constant value in each timer register, the associated comparator block generates a match-detect signal.

Each of the timer registers (TB0REG0, TB0REG1) can be written with a halfword-load instruction. Although it is also possible to use a series of two byte-load instructions, be sure to use a halfword-load instruction while the TB0CNT is counting to prevent an erroneous match detect when only the first byte-load instruction has been executed. To write to the timer register while the TB0CNT is counting and double-buffering is disabled, the write timing must be managed by software.

One of the two timer registers, TB0REG0, is double-buffered. The double-buffering function can be enabled and disabled through the programming of the DBE bit in the TB0RUN register:  $0 =$  disable, 1=enable. If double-buffering is enabled, the TB0REG0 latches a new time constant from the register buffer 0. This takes place when a match is detected between the TB0CNT and the TB0REG1.

Upon reset, the contents of the TB0REG0 and TB0REG1 are cleared to zero; thus, they must be loaded with valid values before the timer can be used. A reset clears the TB0RUN.DBE bit to 0, disabling the double-buffering function. To use this function, the TB0RUN.DBE bit must be set to 1 after loading the TB0REG0 and TB0REG1with time constants. When TB0RUN.DBE=1, the next time constant can be written to the register buffer.

The TB0REG0 and the corresponding register buffer are mapped to the same address (0xFFFF\_C70C). When TB0RUN.DBE=0, a time constant value is written to both the TB0REG0 and the register buffer. When TB0RUN.DBE=1, a time constant value is written only to the register buffer. Therefore, the double-buffering function should be disabled when writing an initial time constant to each timer register.

### (4) Capture Registers (TB0CP0, TB0CP1)

The capture registers are 16-bit registers used to latch the value of the up-counter (TB0CNT). Each of the capture registers can be read with a halfword-load instruction. Although it is also possible to use a series of two byte-load instructions, it is recommended to use a halfword-load instruction while the timer is counting because the register value may be updated before the second byte-load instruction is executed.

The CPM field in the TB0MOD register is used to select the timing for latching the TB0CNT value to the TB0CP0 and TB0CP1.

Furthermore, an up-counter value can be captured under software control: a write of 0 to the TB0MOD.CP0 bit causes the current TB0CNT value to be latched into the TB0CP0. To use the capture capability, the prescaler must be running (i.e., TB0RUN.PRUN=1).

(5) Comparators (TB0CMP0, TB0CMP1)

The TMRB0 contains two 16-bit comparators. The TB0CMP0 block compares the output of the up-counter (TB0CNT) with a time constant value in the TB0REG0. The TB0CMP1 block compares the output of the TB0CNT with a time constant value in the TB0REG1. When a match is detected, an interrupt (INTTBCOM0x) is generated.

The TB0CMP0 does not detect a match when the TB0REG0 value is 0000H whereas the TB0CMP1 detects a match when TB0REG1=0000H. To use the match detect function of the TB0CMP1, setting TB0MOD.CLE=1 or TB0FF.INVC1=1 is required. However, if TB0REG1 is set to 0000H with TB0MOD.CLE $\neq$ 1, undefined operation will result.

(6) Timer Flip-Flop (TB0FF)

The timer flip-flop (TB0FF) is toggled, if so enabled, upon assertion of match-detect signals from the comparators and latch signals from the capture control logic. The toggling of the TB0FF can be enabled and disabled through the programming of the INVL1, INVL0, INVC1, INVC0, and MOD bits in the TB0FF register.

Upon reset, the TB0FF is cleared to 0. A write of 00 to the MOD field in the TB0FF causes the TB0FF to be toggled to the opposite value; a write of 01 to this field sets the TB0FFto 1; and a write of 10 to this field clears the TB0FF to 0.

The value of the TB0FF can be driven onto the TB0OUT pin, which is multiplexed with P94. The Port 9 registers (P9CR, P9FR1) must be programmed to configure the TB0OUT/P94 pin as an output from the TB0FF. After reset, the TB0OUT pin outputs 0 until the TB0FF.MOD field is set.

# 11.3 Register Description

As shown in [Table 11.3.1,](#page-175-0) the main components of the TMRBn block are a 16-bit up-counter, two 16-bit timer registers (one of which is double-buffered), two 16-bit capture registers, two comparators, capture control logic and timer flip-flop control logic. The 11-byte registers provide control over the operating modes and timer flip-flops.

<span id="page-175-0"></span>

| Address     | <b>Bits</b> | Mnemonic       | Register Name                           |
|-------------|-------------|----------------|-----------------------------------------|
| 0xFFFF C700 | 8           | <b>TB0RUN</b>  | <b>TMRB0 Run Register</b>               |
| 0xFFFF C704 | 16(8)       | TB0MOD(L)      | TMRB0 Mode Register (Low)               |
| 0xFFFF C705 | 8           | <b>TB0MODH</b> | TMRB0 Mode Register High                |
| 0xFFFF C708 | 8           | <b>TB0FF</b>   | TMRB0 Flip-Flop Control Register        |
| 0xFFFF C70C | 16          | TB0REG0        | TMRB0 Compare Register 0                |
| 0xFFFF C710 | 16          | TB0REG1        | TMRB0 Compare Register 1                |
| 0xFFFF C714 | 16          | TB0CP0         | TMRB0 Capture Register 0                |
| 0xFFFF C718 | 16          | TB0CP1         | TMRB0 Capture Register 1                |
| 0xFFFF C71C | 16          | <b>TB0CNT</b>  | <b>TMRB0 Counter Register</b>           |
| 0xFFFF C720 | 8           | TB1RUN         | TMRB1 Run Register                      |
| 0xFFFF C724 | 16(8)       | TB1MOD(L)      | TMRB1 Mode Register (Low)               |
| 0xFFFF_C725 | 8           | TB1MODH        | TMRB1 Mode Register High                |
| 0xFFFF_C728 | 8           | <b>TB1FF</b>   | <b>TMRB1 Flip-Flop Control Register</b> |
| 0xFFFF C72C | 16          | TB1REG0        | TMRB1/Compare Register 0                |
| 0xFFFF_C730 | 16          | TB1REG1        | <b>TMRB1 Compare Register 1</b>         |
| 0xFFFF C734 | 16          | TB1CP0         | TMRB1 Capture Register 0                |
| 0xFFFF_C73C | 16          | TB1CNT         | TMRB1 Counter Register                  |

Table 11.3.1 TMRB Register Map (1/2)

| Address     | <b>Bits</b> | Mnemonic            | <b>Register Name</b>             |
|-------------|-------------|---------------------|----------------------------------|
| 0xFFFF_C740 | 8           | TB2RUN              | <b>TMRB2 Run Register</b>        |
| 0xFFFF C744 | 16(8)       | TB2MOD(L)           | TMRB2 Mode Register (Low)        |
| 0xFFFF C745 | 8           | TB2MODH             | TMRB2 Mode Register High         |
| 0xFFFF C748 | 8           | TB2FF               | TMRB2 Flip-Flop Control Register |
| 0xFFFF C74C | 16          | TB2REG0             | TMRB2 Compare Register 0         |
| 0xFFFF C750 | 16          | TB2REG1             | TMRB2 Compare Register 1         |
| 0xFFFF C754 | 16          | TB2CP0              | TMRB2 Capture Register 0         |
| 0xFFFF C75C | 16          | TB <sub>2</sub> CNT | <b>TMRB2 Counter Register</b>    |
| 0xFFFF_C760 | 8           | <b>TB3RUN</b>       | <b>TMRB3 Run Register</b>        |
| 0xFFFF C764 | 16(8)       | TB3MOD(L)           | TMRB3 Mode Register (Low)        |
| 0xFFFF C765 | 8           | TB3MODH             | TMRB3 Mode Register High         |
| 0xFFFF C768 | 8           | TB3FF               | TMRB3 Flip-Flop Control Register |
| 0xFFFF C76C | 16          | TB3REG0             | TMRB3 Compare Register 0         |
| 0xFFFF C770 | 16          | TB3REG1             | TMRB3 Compare Register 1         |
| 0xFFFF C774 | 16          | TB3CP0              | TMRB3 Capture Register 0         |
| 0xFFFF C77C | 16          | <b>TB3CNT</b>       | <b>TMRB3 Counter Register</b>    |

Table 11.3.2 TMRB Register Map (2/2)

**Note 1: Although the TBxMOD is a 16-bit register, it can be accessed as two 8-bit registers: TBxMODL (low) and TBxMODH (high).** 

- **Note 2: The TBxCP0 and TBxCP1 can be read by two byte-load instructions. However, we recommend using a halfword-load instruction while the timer is counting as the register value may be updated between two byte-load instructions.**
- Note 3: The TB0REG0 and TB0REG1 can be written by two byte-load instructions. However, we recommend using **a halfword-load instruction as a match with TB0CNT may be erroneously detected when only the first byte has been written.**



#### **TB0RUN** (0xFFFF\_C700)



TMRB0 Run Register

Note 1: The difference between stopping the timer by setting IDL=0 and TRUN=0 is that IDL=0 preserves the **TBxCNT value whereas TRUN=0 clears the TBxCNT value.** 

**Note 2: When the CSSEL bit is set to 1, the TB0CNT starts counting triggered by the TB0IN pin input as specified in the TRGSEL bit. To start counting by the external trigger signal, the TRUN bit must be set to 1. If TRUN=0, the counter remains stopped and cleared as in the case of software start.** 

**Note 3: Once the counter is started by an external trigger, the trigger is kept internally. To accept a next external trigger, it is necessary to clear and stop the counter by clearing the TRUN bit to 0 and then to set TRUN=1 again. Any external triggers accepted before the TRUN bit is cleared to 0 are ignored.** 



TMRB0 Mode Register

**Note: This register does not support bit manipulation instructions.** 



#### TMRB0 Flip-Flop Control Register

**Note 1: The TB0CMP0 does not detect a match when TB0REG0=0x0000.** 

Note 2: To use the INTTBCOM0x interrupt, capture operation must be disabled by setting TB0MOD.CPM=00. When **TB0MOD.CPM is set to a value other than 00, no interrupt is generated. However, match detection is performed so that the output on the TB0OUT pin can be toggled.** 

#### TMRB0 Compare Register 1 7 6 5 4 3 2 1 0 Bit Symbol CMP1 Read/Write R/W Reset Value 0x00 Function This register stores the value used for comparison. TB0REG1 (0xFFFF\_C710)  $15 \times 14$  13 | 12 | 11 | 10 | 9 | 8 Bit Symbol 2008 CMP1 Read/Write Read Account R/W Reset Value 20x00 Function

**Note 1: The TB0CMP1 detects a match even when TB0REG1=0x0000.** 

**Note 2: Match detection by the TB0CMP1 requires setting TB0MOD.CLE=1 or TB0FF.INV1=1.**


### 11.4 Operating Modes

The 16-bit timer has the following operation modes:

- (A) 16-Bit Interval Timer mode
- (B) 16-Bit Event Counter mode
- (C) 16-Bit Programmable Pulse Generation (PPG) mode

The TMRB0 has the capture capability used to latch the value of the counter. The capture capability allows:

(D) Pulse width measurement

(E) One-shot pulse generation using an external trigger pulse

#### 11.4.1 16-Bit Interval Timer Mode

To accomplish periodic interrupt generation, the interval time is set in the TB0REG1 register, and the INTTBCOM01 interrupt is enabled.

Example: Setting the 20 µs interval timer (IMCLK: 28 MHz) using INTTBCOM01

- 1. TB0RUN =  $0x00$ ;  $\mathcal{N}$  Stop timer 0
- 2. IMR25 = 0x00;  $\sqrt{M}$  Disable INTTBCOM00
- $IMR26 = 0x41$ :  $\land$  // Enable INTTBCOM01 3. TB0FF = 0x0A;  $\sqrt{100}$  = 0x0A;
	-

TMP19A71 11-12

Figure 11.4.1 16-Bit Interval Timer Mode



### 11.4.2 16-Bit Event Counter Mode

This mode is used to count events by interpreting the rising edges of the external counter clock (TB0IN) as events.

The up-counter counts up on each rising edge of the TB0IN pin input. The counter value can be latched into a capture register under software control. To determine the number of events (i.e., cycles) counted, the value in the capture register must be read.

Example: Setting the event counter

- 1. TB0RUN =  $0x00$ ;  $\frac{1}{2}$  Stop timer 0
- 2. IMR84 = 0x41; // Enable INTTBCAP00  $I/MR85 = 0x00;$  // Disable  $\overline{N}$ TBCAP01
- 3. TB0FF = 0x03;  $\sqrt{l}$  Disable trigger  $TBOREG1 = 0x0050$ ;
- 4. TB0RUN =  $0x0D$ ;  $\sqrt{8}$  Start timer
- 
- 
- 
- 
- $TBOMOD = 0x0124$ ;  $\qquad \qquad \qquad \qquad$  Select external time, IMCLK/8
	-

### 11.4.3 16-Bit Programmable Pulse Generation (PPG) Mode

The 16-Bit PPG mode can be used to generate a square wave with any frequency and duty cycle. The pulse can be high-going or low-going, as determined by the initial setting of the timer flip-flop (TB0FF).

A square wave is generated by toggling the timer flip-flop (TB0FF) every time the up-counter (TB0CNT) reaches the value in each timer register (TB0REG0, TB0REG1). The square-wave output is driven to the TB0OUT pin. In this mode, the following relationship must be satisfied:



If the double-buffering function is enabled, the TB0REG0 value can be changed dynamically by writing a new value into the register buffer. Upon a match between the TB0REG1 and the TB0CNT, the TB0REG0 latches a new value from the register buffer. The TB0REG0 can be loaded with a new value upon every match thus making it easy to generate a square wave with virtually any duty cycle.



Example: Setting the event counter with double-buffering



### 11.4.4 Pulse Width Measurement

The capture function can be used to measure the pulse width of an external clock. The external clock is applied to the TB0IN pin. The up-counter (TB0CNT) is programmed to operate as a free-running counter, clocked by one of the prescaler outputs. The capture function is used to latch the TB0CNT value into the capture registers (TB0CP0, TB0CP1) at the clock rising edge and at the next clock falling edge, respectively. The Interrupt Controller (INTC) should be programmed to generate the INTTBCAP00 interrupt at the falling edge of the TB0IN input.

Multiplying the counter clock period by the difference between the values captured into the TB0CP0 and TB0CP1 gives the high pulse width of the TB0IN0 clock.

For example, if the prescaler output clock has a period of 0.5 µs and the difference between the TB0CP0 and TB0CP1 is 100, the high pulse width is calculated as 0.5 µs x  $100 = 50$  us.





The low pulse width of the external clock can be measured by setting the INTTBCAP01 interrupt to be generated on the rising edge of the TB0IN pin, and multiplying the difference between the TB0CP1 value at C2 and the TB0CP0 value at C3 by the prescaler output clock period. If no edge input occurs on the TB0IN pin, this can be detected by a counter overflow.

### 11.4.5 One-Shot Pulse Generation Using an External Trigger Pulse

The TMRBn can be used to produce a one-time pulse as follows.

- (1) The 16-bit up-counter (TB0CNT) is programmed to function as a free-running counter, clocked by one of the prescaler outputs. The TB0IN pin is used as an active-high external trigger pulse input for latching the counter value into the capture register (TB0CP0).
- (2) The Interrupt Controller (INTC) must be programmed to generate an INTTBCAP01 interrupt upon detection of a rising edge on the TB0IN pin. The TB0REG0 is loaded with the sum of the TB0CP0 value (c) and the pulse delay  $(d)$ —i.e.,  $(c) + (d)$ . The TB0REG1 is loaded with the sum of the TB0REG0 value and the pulse width  $(p)$ —i.e.,  $(c) + (d) + (p)$ .
- (3) Next, the INVC0 and INVC1 bits in the timer flip-flop control register (TB0FF) are set to 11, so that the timer flip-flop (TB0FF) will toggle when a match is detected between the TB0CNT and the TB0REG0 and between the TB0CNT and the TB0REG1. With the TB0FF toggled twice, a one-shop pulse is produced. Upon a match between the TB0CNT and the TB0REG1, the TMRB0 generates the INTTBCOM01 interrupt, which must disable the toggle trigger for the TB0FF.

[Figure 11.4.6](#page-186-0) depicts one-shot pulse generation, with annotations showing (c), (d) and (p).



<span id="page-186-0"></span>Figure 11.4.6 One-Shop Pulse Generation (with a Delay)



Example: Generating a one-shot pulse with a width of 2 ms and a delay of 3 ms on assertion of an external trigger pulse on

If no delay is necessary, enable the TB0FF toggle trigger for a capture of the TB0CNT value into the TB0CP0. Use the INTTBCAP01 interrupt to load the TB0REG1 with a sum of the TB0CP0 value (c) and the pulse width (p) and to enable the TB0FF toggle trigger for a match between the TB0CNT and TB0REG1 values. A match generates the INTTBCOM1 interrupt, which then is to disable the TB0FF toggle trigger.



### 11.4.6 One-Shot Pulse Generation Using an External Count Start Trigger

Using an external count start trigger enables one-shot pulse generation with a shorter delay.

- (1) The 16-bit up-counter (TB0CNT) is programmed to count up on the rising edge of the TB0IN pin (TB0RUN.TREGSEL=1, TB0RUN.CSSEL=1). The TB0REG0 is loaded with the pulse delay (d), and the TB0REG1 is loaded with the sum of the TB0REG0 value (d) and the pulse width  $(p)$ —i.e.,  $(d) + (p)$ .
- (2) The TB0CNT is programmed to start counting on the rising edge of the external trigger pulse.
- (3) Next, the INVC0 and INVC1 bits in the timer flip-flop control register (TB0FF) are set to 11, so that the timer flip-flop (TB0FF) will toggle when a match is detected between the TB0CNT and the TB0REG0 and between the TB0CNT and the TB0REG1. With the TB0FF toggled twice, a one-shot pulse is produced. Upon a match between the TB0CNT and the TB0REG1, the TMRB0 generates the INTTBCOM01 interrupt, which must disable the toggle trigger for the TB0FF.

Figure 11.4.8 depicts one-shot pulse generation, with annotations showing (d) and (p).



Figure 11.4.8 One-Shot Pulse Generation Using an External Count Start Trigger (with a Delay)

# 12. Serial I/O (SIO)

### 12.1 Overview

The TMP19A71 contains four channels of serial I/O (SIO0 to SIO3). The SIO2 and SIO3 can be used in UART mode (asynchronous) and I/O Interface mode (synchronous). The SIO0 and SIO1 only support UART mode. The SIO0 and SIO1 do not have the SCLK and CTS pins; thus an external clock cannot be used as a UART transfer clock in these channels.

 $I/O$  Interface mode  $\longrightarrow$  Mode 0: Transmits/receives a serial clock (SCLK) as well as data streams for a synchronous clock mode of operation Mode 1: 7 data bits • UART mode  $\overline{\qquad}$  Mode 2: 8 data bits Mode 3: 9 data bits

In Mode 1 and Mode 2, each frame can include a parity bit. In Mode 3, the wake-up feature is available for multidrop applications in which a master/station is connected to several slave stations through a serial link. [Figure 12.2.1](#page-191-0) shows a block diagram of the SIO2.

The main components of an SIO channel are a clock prescaler, a serial clock generator, a receive buffer, a receive controller, a transmit buffer and a transmit controller. Each SIO channel is independently programmable and functionally equivalent. In the following sections, any references to the SIO2 also apply to the other channels unless otherwise noted.





System<br>RISC

## 12.2 Block Diagram (SIO2)



<span id="page-191-0"></span>Figure 12.2.1 SIO2 Block Diagram

### 12.3 SIO Components (SIO2)

#### 12.3.1 Prescaler

The SIO2 has a 7-bit prescaler that slows the rate of a clocking source to the serial clock generator. The prescaler clock source (IMCLK) can be programmed in the PRS2 bit of the CLKPRSC located within the clock generator.

The prescaler can output four types of clocks to the baud rate generator: IMCLK/2, IMCLK/8、IMCLK/32 and IMCLK/128.

The serial clock is selectable from several clocks; the prescaler is only enabled when the baud rate generator output clock is selected as a serial clock. [Table 12.3.1](#page-192-0) shows prescaler output clock resolutions.

<span id="page-192-0"></span>

|                                  |                                       |                                   |                         |                          | $fc = 12$ MHz (PLL output clock)  |
|----------------------------------|---------------------------------------|-----------------------------------|-------------------------|--------------------------|-----------------------------------|
| Clock Gear Value<br>CLKPRSC.PRS1 | <b>IMCLK Selection</b><br>CLKPSC.PRS2 | Prescaler Output Clock Resolution |                         |                          |                                   |
|                                  |                                       | IMCLK/2                           | HMCLK/8 <sup>-</sup>    | IMCLK/32                 | MCLK/128                          |
| 00 (fc/2)                        | 000 (fsys/2)                          | $fc/8$ (71.4 ns)                  | fc/32 $(0.29 \,\mu s)$  | fc/128 $(1.1 \mu s)$     | $fc/512(4.6 \text{ }\mu\text{s})$ |
|                                  | 010 (fsys/3)                          | fc/12 (107 ns)                    | $fc/48$ (0.43 µs)       | fc/192 $(1.7 \,\mu s)$   | fc/768 $(6.9 \,\mu s)$            |
|                                  | 100 (fsys/4)                          | fc/16 (143 ns)                    | fc/64 $(0.57 \,\mu s)$  | fc/256 $(2.3 \,\mu s)$   | fc/1024 (9.1 µs)                  |
|                                  | 110 (fsys/5)                          | fc/20 (178 ns)                    | fc/80 $(0.71 \,\mu s)$  | fc/320 $(2.9 \,\mu s)$   | fc/1280 $(11.4 \,\text{µs})$      |
| 01 $(fc/4)$                      | 000 (fsys/2)                          | fc/16 (143 ns)                    | fc/64 $(0.57 \,\mu s)$  | fc/256 $(2.3 \,\mu s)$   | fc/1024 $(9.1 \,\mu s)$           |
|                                  | 010 (fsys/3)                          | fc/24 (187 ns)                    | $fc/96(0.86 \,\mu s)$   | fc/384 $(3.4 \,\mu s)$   | fc/1524 (13.7 µs)                 |
|                                  | 100 (fsys/4)                          | fc/32 (286 ns)                    | fc/128 $(1.1 \,\mu s)$  | fc/512 $(4.6 \,\mu s)$   | fc/2048 $(18.3 \,\mu s)$          |
|                                  | 110 (fsys/5)                          | $fc/40$ (357 ns)                  | fc/160 $(1.43 \,\mu s)$ | fc/640 $(5.7 \,\mu s)$   | fc/2560 $(22.9 \,\mu s)$          |
| 10 (fc/8)                        | 000 (fsys/2)                          | fc/32 $(0.29 \mu s)$              | fc/128 $(1.1 \,\mu s)$  | fc/512 $(4.6 \,\mu s)$   | fc/2048 $(18.3 \,\mu s)$          |
|                                  | 010 (fsys/3)                          | fc/48 $(0.43 \,\mu s)$            | fc/192 $(1,7 \mu s)$    | fc/768 $(6.9 \,\mu s)$   | fc/3048 $(17.4 \,\mu s)$          |
|                                  | 100 (fsys/4)                          | fc/64 $(0.57 \,\mu s)$            | fc/256 $(2.3 \,\mu s)$  | fc/1024 $(9.1 \,\mu s)$  | fc/4096 $(36.6 \,\mu s)$          |
|                                  | 110 (fsys/5)                          | $fc/80$ (0.71 $\mu s$ )           | $fc/320(2.9 \mu s)$     | fc/1280 $(11.4 \,\mu s)$ | $fc/5120$ (45.8 $\mu s$ )         |

Table 12.3.1 Prescaler Output Clock Resolutions

**Note: Do not change the clock gear value while the SIO is operating.** 

### 12.3.2 Baud Rate Generator

The frequency used to transmit and receive data through the SIO2 is derived from the baud rate generator. The clock source for the baud rate generator can be selected from the 7-bit prescaler outputs (IMCLK/2, IMCLK/8, IMCLK/32, IMCLK/128) through the programming of the PRE bit in the BR2CR.

The baud rate generator contains a clock divider that can divide the selected clock by N (N = 1 to 16) or N+ $(16-K)/16$  (N = 2 to 15, K = 1 to 15). The clock divisor is programmed into the DVS and BR2S bits in the BR2CR and the BR2K bit in the BR2ADD.

• I/O Interface mode

I/O Interface mode cannot utilize the  $N + (16 - K)/16$  clock division function. The DVS bit in the BR2CR must be cleared to  $\theta$ .

- UART mode
- 1) When BR2CR.DVS=0

When the BR2CR.DVS bit is cleared, the BR2ADD.BR2K field has no meaning or effect. In this case, the baud rate generator input clock is divided down by a value of N (1 to 16) programmed in the BR2CR.BR2S field.

2) When BR2CR.DVS=1

Setting the BR2CR.DVS bit to 1 enables the  $N + (16 - K)/16$  division function. The baud rate generator input clock is divided down according to the value of N  $(2 \text{ to } 15)$  programmed in the BR2CR.BR2S field and the value of K  $(1 \text{ to } 15)$ programmed in the BR2ADD.BR2K field.

Note: Setting N to 1 or 16 disables the N + (16-K)/16 clock division function. When N = 1 or 16, the BR2CR.DVS bit must be cleared to 0.

Baud rate calculations •

1) I/O Interface mode

 $Baud rate = \frac{Bead rate generated in part to be A}{Baud rate generator divisor}$  ÷ 2 Baud rate generator input clock

When the clock input to the baud rate benerator is IMCLK/2 (14 MHz) and the baud rate generator divisor is set to 2, the maximum baud rate is 3.5 Mbps.

2) UART mode

Baud rate  $=$   $\frac{\text{Baud rate generator input color}}{\text{Baud rate generator divisor}}$  ÷ 16 Baud rate generator input clock

When the clock input to the baud rate generator is IMCLK/2 (14 MHz), the maximum baud rate is 875 Kbps.

The baud rate generator can be bypassed if the user wants to use the IMCLK clock as a serial clock. In this case, the maximum baud rate is 1.75 Mbps (at  $IMCLK = 28 MHz$ .

- Calculation examples
- 1) Integral division (divide-by-N)

IMCLK = 28 MHz

Baud rate generator input clock: IMCLK/8

 $Clock divisor N (BR2CR.BR2S) = 4$ 

 $BR2CR.DVS = 0$ 

Clocking conditions  $\[\n\begin{pmatrix} \n\end{pmatrix}\n$  System clock : 56 MHz IMCLK : 28 MHz (divide-by-2)

Baud rate  $=$  $\frac{IMCLK/8}{4}$  + 16

$$
= 28 \times 10^6 \div 8 \div 4 \div 16 = 54.7 \text{ (Kbps)}
$$

- Note: Clearing the BR2CR.DVS bit to 0 disables the N + (16 K)/16 clock division function. At this time, the BR2ADD.BR2K field is ignored.
- 2)  $N + (16 K)/16$  clock division (UART mode only)

 $IMCLK = 28 MHz$ 

Baud rate generator input clock: IMCLK/32

 $N$  (BR2CR.BR2S) = 5

 $K$  (BR2ADD.BR2 $K$ ) = 5  $BR2CR.DVS = 1$ 

Clocking conditions  $\int$  System clock : 56 MHz  $IMCLK$  : 28 MHz (divide-by-2)

Baud rate = 
$$
\frac{\text{IMCLK/32}}{5 + \frac{(16 \cdot 5)}{16}}
$$
 ÷ 16

$$
=28\times 10^6 \div 32 \div (5+\frac{11}{16}) \div 16 = 9615 \text{ (bps)}
$$

The SIO2 can use an external clock as a serial clock, bypassing the baud rate generator. When an external clock is used, the baud rate is determined as shown below.

- Using an external clock as a serial clock
	- 1) I/O Interface mode

Baud rate = external clock input

When double-buffering is used, the external clock period must be greater than 12/fsys. Therefore, when fsys = 56 MHz, the maximum baud rate is 4.7 Mbps (56  $\div$  12).

When double-buffering is not used, the exernal clock period must be greater than 16/fsys. Therefore, when fsys = 56 MHz, the maximum baud rate is 3.5 Mbps  $(56 \div 16)$ .

### 2) UART mode

Baud rate = external clock input  $\div 16$ 

The external clock input must be greater than or equal to 4/fsys. Therefore, when fsys = 56 MHz, the maximum baud rate is  $875$  Kbps (56 ÷ 4 ÷ 16).

[Table 12.3.2](#page-196-0) and [Table 12.3.3](#page-196-1) show baud rate setting examples in UART mode.

<span id="page-196-0"></span>



**Note 1: This table assumes: fsys = 56 MHz, IMCLK = fsys/2 (28 MHz).** 

<span id="page-196-1"></span>**Note 2: When a baud rate slower than 600 bps is used, the input clock must be TMRB2.** 

Table 12.3.3 UART Baud Rate Selection

TB2REG1 values when the TMRB2 timer trigger output (Internal TB2OUT) is used



(TMRB2 input clock = IMCLK/4)

When the timer TMRB2 is used to generate a serial clock, the baud rate is determined by the following equation:



**Note: In I/O Interface mode, the SIO2 and SIO3 cannot utilize the trigger output signal (internal) from the timer TMRB2 as a serial clock.** 

### 12.3.3 Serial Clock Generator

This block generates a basic clock that controls the transmit and receive operations.

#### • I/O Interface mode

If the SCLK2 pin is configured as an output by clearing the SC2CR.IOC bit to 0, the output clock from the baud rate generator is divided by two to generate the basic clock.

If the SCLK2 pin is configured as an input by setting the SC2CR.IOC bit to 1, the external SCLK2 clock is used as the basic clock; the SC2CR.SCLKS bit determines the active clock edge.

#### UART mode •

The basic clock (SIOCLK) is selected from a clock produced by the baud rate generator, the system clock (IMCLK/2), the internal output signal from the timer TMRB2, and the external SCLK2  $\ell$ lock, according to the setting of the SC2MOD0.SC field.

#### 12.3.4 Receive Counter

The receive counter is a 4-bit binary up-counter used in UART mode. This counter is clocked by SIOCLK. The receiver utilizes 16 clocks for each received bit, and oversamples each bit three times around their center (with 7th to 9th clocks). The value of a bit is determined by voting logic which takes the value of the majority of three samples.

### 12.3.5 Receive Controller

• I/O Interface mode

If the SCLK2 pin is configured as an output by clearing the SC2CR.IOC bit to 0, the receive controller samples the RX2 input at the rising edge of the shift clock driven out from the SCLK2 pin.

If the SCLK2 pin is configured as an input by setting the SC2CR.IOC bit to 1, the receive controller samples the RX2 input at either the rising or falling edge of the SCLK2 clock, as programmed in the SC2CR.SCLKS bit.

#### UART mode •

The receive controller uses 16 clocks for receiving the start bit. It samples the 7th to 9th clocks to determine by voting logic whether or not the correct start bit is received. Receive operation is started upon reception of the correct start bit.

### 12.3.6 Receive Buffer

The receive buffer is double-buffered to prevent overrun errors. Received data is serially shifted bit by bit into Receive Buffer 1. When a whole frame is loaded into Receive Buffer 1, it is transferred to Receive Buffer 2 (SC2BUF), and the INTRX2 is generated. At this time, the Receive Buffer Full flag (SC2MOD2.RBFLL) is set to 1, indicatig that Receive Buffer 2 contains valid data.

The TX19A core processor reads a frame from Receive Buffer 2 (SC2BUF), causing the Receive Buffer Full flag (SC2MOD2.RBFLL) to be cleared to 0. Receive Buffer 1

can accept a new frame before the TX19A core processor picks up the previous frame in Receive Buffer 2 (SC2BUF).

If the SCLK2 pin is configured as an output in I/O Interface mode, Receive Buffer 2 (SC2BUF) can be enabled or disabled by programming the WBUF bit in the SC2MOD2. Disabling Receive Buffer 2 (double-buffering) enables handshaking during data transfer; the SIO2 stops outputting the SCLK2 clock every time a single frame has been transmitted. In this case, the TX19A core processor reads a frame from Receive Buffer 1, causing the output of the SCLK2 clock to be restarted. If Receive Buffer 2 (double-buffering) is enabled, a received frame is transferred from Receive Buffer 1 to Receive Buffer 2. Once a next frame is received resulting in both Receive Buffers 1 and 2 containing valid data, the SIO2 stops outputting the SCLK2 clock. When the TX19A core processor reads a frame from Receive Buffer 2, the frame stored in Receive Buffer 1 is transferred to Receive Buffer 2, causing a receive-done interrupt (INTRX2) to occur and the SIO2 to restart outputting the SCLK2 clock. Consequently, no overrun error occurs if the SCLK2 pin is configured as an output in I/O Interface mode, regardless of the setting of the SC2MOD2.WBUF bit.

#### **Note: In SCLK output mode, the OEER flag in the SC2CR has no meaning; it is read as undefined. When exiting SCLK output mode, first read the SC2CR to initialize this flag.**

In other operating modes, Receive Buffer 2 is always enabled to improve performance during continuous transfer. However, the TX19A core processor must read Receive Buffer 2 (SC2BUF) before Receive Buffer 1 is filled with a new frame. Otherwise, an overrun error occurs, causing the frame previously stored in Receive Buffer 1 to be lost. Even in that case, the contents of Receive Buffer 2 and the SC2CR.RB8 bit are preserved.

The SC2CR.RB8 bit holds the parity bit in 8-Bit UART mode and the most significant bit in 9-Bit UART mode.

In 9-Bit UART mode, the receiver wake-up feature can be enabled for slave controllers by setting the SC2MOD0.WU bit to 1. The receiver generates the INTRX2 interrupt only when the SC2CR.RB8 bit is set to 1.

### 12.3.7 Transmit Counter

The transmit counter is a 4-bit binary up-counter used in UART mode. Like the receive counter, the transmit counter is also clocked by SIOCLK. The transmitter generates a transmit clock (TXDCLK) pulse every 16 SIOCLK pulses.



### 12.3.8 Transmit Controller

• I/O Interface mode

If the SCLK2 pin is configured as an output by clearing the SC2CR.IOC bit to 0, the transmit controller shifts out each bit in the transmit buffer to the TX2 pin at the falling edge of the shift clock driven out on the SCLK2 pin.

If the SCLK2 pin is configured as an input by setting the SC2CR.IOC bit to 1, the transmit controller shifts out each bit in the transmit buffer to the TX2 pin at either the rising or falling edge of the SCLK2 input, as programmed in the SC2CR.SCLKS bit.

UART mode •

> Once the TX19A core processor loads a frame into the transmit buffer, the transmit controller begins transmission at the next falling edge of TXDCLK, producing a transmit shift clock.

#### Handshaking (SIO2 and SIO3 only)

The SIO2 has a clear-to-send (CTS2) pin. If the CTS operation is enabled, a frame can be transmitted only when the CTS2 input is low. This feature can be used for flow control to prevent overrun errors in the receiver. The SC2MOD0.CTSE bit enables and disables the CTS operation.

If the CTS2 pin goes high in the middle of a transmission, the transmit controller stops transmission upon completion of the current frame until CTS2 goes low again. If so enabled, the transmit controller generates the INTTX2 interrupt to notify the TX19A core processor that the transmit buffer is empty. After the next frame is loaded into the transmit buffer, the transmit controller remains in an idle state until it detects CTS2 going low.

Although the SIO2 does not have the  $RTS$  pin, any general-purpose port pins can serve as the RTS pin. The receiving device uses the  $\overline{\text{RTS}}$  output to control the CTS2 input of the transmitting device. Once the receiving device has received a frame, RTS should be set to high in the receive-done interrupt handler to temporarily stop the transmitting device from sending the next frame. This way, the user can easily implement a two-way handshake protocol.



- **Note 1: If the CTS2 signal goes high in the middle of a transmission, the transmitter sotps transmission after the current frame has been sent.**
- **Note 2: The transmitter starts transmission at the first falling edge of the TXDCLK clock after the CTS2 signal goes low.**

Figure 12.3.3 Clear-To-Send (CTS) Signal Timing

### 12.3.9 Generating a Waveform with a 50% Duty Cycle

When the UART bit in the SC2MOD1 is set to 1, the UART output and the internal transmit signal are ORed, as shown in [Figure 12.3.4.](#page-201-0) When the baud rate generator divisor is set to a value of N in UART mode, a waveform with a 50% duty cycle is generated. The duty ratio varies when the N+ (16-K)/16 clock division function is used.

<span id="page-201-0"></span>

#### 12.3.11 Transmit Buffer

The transmit buffer is double-buffered. Double-buffering can be enabled or disabled by programming the WBUF bit in the SC2MOD2. If double-buffering is enabled, a frame is first written to Transmit Buffer 2 (SC2BUF) and then transferred to Transmit Buffer 1 (shift register), causing the INTTX2 interrupt to occur and the Transmit Buffer Empty flag (SC2MOD2.TBEMP) to be set. This flag indicates that Transmit Buffer 2 is empty and a next transmit frame can be written. Writing a next frame to Transmit Buffer 2 clears the TBEMP flag.

When the SCLK2 pin is configured as an input in I/O Interface mode, an underrun error occurs upon completion of transmitting a frame from Transmit Buffer 1 if a next frame is not written to Transmit Buffer 2 before the clock pulse for the next frame is input. An underrun error is indicated by the parity/underrun flag (PERR) in the SC2CR. When the SCLK2 pin is configured as an output in I/O Interface mode, the SIO2 stops outputting the SCLK2 clock after transmitting a frame which has been transferred from Transmit Buffer 2 to Transmit Buffer 1. In this mode, therefore, no underrun error occurs.

### **Note: When the SCLK2 pin is configured as an output in I/O Interface mode, the PERR flag in the SC2CR has no meaning; it is read as undefined. When exiting SCLK output mode, first read the SC2CR to initialize this flag.**

If double-buffering is disabled, the TX19A core processor writes a transmit frame to Transmit Buffer 1. The INTTX2 interrupt is generated upon completion of transmission.

If handshaking is required, Transmit Buffer 2 must be disabled by clearing the WBUF bit in the SC2MOD2. For continuous transmission without handshaking, Transmit Buffer 2 can be enabled by setting the WBUF bit to improve performance. When double-buffering is not used, do not write to Transmit Buffer 1 while a frame is being transmitted.

### 12.3.12 Parity Controller

For transmit operations, setting the SC2CR.PE bit to 1 enables parity generation in 7 and 8-Bit UART modes. The SC2CR.EVEN bit selects either even or odd parity.

If enabled, the parity controller automatically generates parity for the frame in the transmit buffer (SC2BUF). In 7-Bit UART mode, the TB7 bit in the SC2BUF holds the parity bit. In 8-Bit UART mode, the TB8 bit in the SC2MOD holds the parity bit. The parity bit is set after the frame has been transmitted. The SC2CR.PE and SC2CR.EVEN bits must be programmed prior to a write to the transmit buffer.

For receive operations, the parity controller automatically computes the expected parity when a frame in Receive Buffer 1 is transferred to Receive Buffer 2 (SC2BUF). The received parity bit is compared to the SC2BUF.RB7 bit in 7-Bit UART mode and to the SC2CR.RB8 bit in 8-Bit UART mode. If a frame is received with incorrect parity, the SC2CR.PERR bit is set.

In I/O Interface mode, the SC2CR.PERR bit indicates an underrun error rather than a parity error.

#### 12.3.13 Error Flags

The SIO2 has the following three error flags for improved data reception reliability.

1. Overrun error: SC2CR.OERR

In UART and I/O Interface mode, an overrun error is reported with the OERR bit set to 1 if all bits of a new frame are received before the current frame is read from the receive buffer. Reading the flag causes it to be cleared. Note that an overrun error can only be cleared by reading the receive buffer or executing a software reset using the SC2MOD2.SWRST.

When the SCLK2 pin is configured as an output in I/O Interface mode, however, no overrun error occurs so that the OERR flag has no meaning and is read as undefined.

2. Parity error/underrun error: SC2CR.PERR

In UART mode, this flag indicates whether a parity error has occurred. A parity error is reported when the parity bit attached to a received frame does not match the expected parity computed from the frame. Reading the flag causes it to be cleared.

In I/O Interface mode, this flag indicates whether an underrun error has occurred, only when double-buffering (Transmit Buffer 2) is enabled  $SC2MOD2.WBUF = 1)$  with the SCLK2 pin configured as an input. An underrun error is reported upon completion of transmitting a frame from Transmit Buffer 1 if a next frame is not written to Transmit Buffer 2 before the clock pulse for the next frame is input. When the SCLK2 pin is configured as an output, no underrun error occurs so that the PERR flag nas no meaning and is read as undefined. Reading the flag causes it to be cleared.

3. Framing error: SC2CR.FERR

In UART mode, this flag indicates whether a framing error has occurred. A framing error is reported if a 0 is detected where a stop bit was expected. (The middle three of the 16 samples are used to determine the bit value.) Reading the flag causes it to be cleared. During reception, only a single stop bit is detected regardless of the setting of the SBLEN bit in the SC2MOD2.

| <b>Operating Mode</b> | Error Flag  | Function                     |  |  |
|-----------------------|-------------|------------------------------|--|--|
| <b>UART</b>           | <b>OERR</b> | Overrun error flag           |  |  |
|                       | <b>PERR</b> | Parity error flag            |  |  |
|                       | <b>FERR</b> | Framing error flag           |  |  |
| I/O Interface         | <b>OERR</b> | Overrun error flag           |  |  |
| (SCLK Input)          | <b>PERR</b> | Underrun error flag (WBUF=1) |  |  |
|                       |             | Fixed to 0 (WBUF=0)          |  |  |
|                       | <b>FERR</b> | Fixed to $01$                |  |  |
| I/O Interface         | <b>OERR</b> | Undefined                    |  |  |
| (SCLK Output)         | <b>PERR</b> | Undefined                    |  |  |
|                       | <b>FERR</b> | Fixed to 0                   |  |  |
|                       |             |                              |  |  |

Table 12.3.4 Error Flags

### 12.3.14 Bit Transfer Sequence

The DRCHG bit in Serial Mode Control Register 2 (SC2MOD2) determines whether the most significant bit (MSB) or least significant bit (LSB) is transmitted first in I/O Interface mode. The setting of the DRCHG bit cannot be modified while the SIO is transferring data.

### 12.3.15 Stop Bit Length

The SBLEN bit in the SC2MOD2 determines the number of stop bits (1 or 2) used in UART mode.

## 12.3.16 Status Flag

The RBFLL bit in the SC2MOD2 indicates whether Receive Buffer 2 is full when double-buffering is enabled (SC2MOD2.WBUF = 1). It is set to 1 once a received frame is transferred from Receive Buffer 1 to Receive Buffer 2. The RBFLL bit is cleared to 0 when the TX19A core processor or DMAC reads data from Receive Buffer 2. When  $WBUF = 0$ , the RBFLL bit has no meaning; it should not be used as a status flag. The TBEMP bit in the SC2MOD2 indicates whether Transmit Buffer 2 is empty when double-buffering is enabled (SC2MOD2.WBUF = 1). It is set to 1 once a transmit frame is transferred from Transmit Buffer 2 to Transmit Buffer  $1$  (shift register). The TBEMP bit is cleared to 0 when the TX19A core processor or DMAC stores data in Transmit Buffer 2. When  $WBUF = 0$ , the TBEMP bit has no meaning; it should not be used as a status flag.

## 12.3.17 Transmit/Receive Buffer Configuration





### 12.3.18 Transmit/Receive FIFO Buffers

As shown in [Figure 12.3.5](#page-206-0) and [Figure 12.3.6,](#page-206-1) a total of 16 bytes of FIFO buffer is available both in UART mode (excluding 9-Bit UART mode) and I/O Interface mode. When the FIFO buffer is used for both transmit and receive operations, 8 bytes are assigned to each. When the FIFO buffer is required for only transmit or receive, all the 16 bytes can be used as transmit or receive buffers.

<span id="page-206-0"></span>

<span id="page-206-1"></span>

In SCLK Output mode (in I/O Interface mode), writing data in the transmit buffer starts a transmission in half-duplex mode. If the transmit buffer contains no data, transmit operation is halted. Setting the RXE bit in the SC2MOD0 to 1 starts receive operation in half-duplex mode. Receive operation can be stopped by clearing the SC2MOD0.RXE bit to 0 before reading the last frame. When the FIFO buffer is enabled, the following sequence must be executed to stop receive operation in half-duplex mode.

- 1. After receiving the last frame but one, disable the receive FIFO.
- 2. After receiving the last frame, disable receive operation by clearing the SC2MOD0.RXE bit.
- 3. Enable the receive FIFO with the same conditions as before. (When the transmit FIFO is enabled, it should be kept enabled.)
- 4. Read the data in the FIFO.
- 5. Disable the receive FIFO.
- 6. Read the last frame.

Operation in full-duplex mode is the same as transmit operation in half-duplex mode. The received data must be read before a next transmit frame has been written.

- **Note 1: When the transmit FIFO is used, do not access registers other than the SC2BUF, SC2FRS, and SC2FTS.**
- **Note 2: When the receive FIFO is used, do not access the SC2CR or write to the SC2FRS.**
- **Note 3: Do not write to the transmit FIFO when it is full. Before writing to the transmit FIFO, check the number of bytes stored in the transmit FIFO by using the SC2FTS.TLVL field.**
- **Note 4: Do not read from the receive FIFO when it is empty. Before reading the receive FIFO, check the number of bytes stored in the receive FIFO by using the SC2FRS.RLVL field.**

### 12.3.19 Signal Generation Timing

#### (1) I/O Interface mode

#### Table 12.3.6 Signal Generation Timing in I/O Interface Mode

#### Receive operation



#### Transmit operation



Note 1: Do not modify any control registers while data is being transmitted or received (receive **operation is enabled).** 

**Note 2: Do not disable receive operation (SC2MOD0.RXE = 0) while data is being received.** 

### (2) UART mode

#### Table 12.3.7 Signal Generation Timing in UART Mode

#### Receive operation



Z.

Transmit operation



**Note 1: Do not modify any control registers while data is being transmitted or received (or receive operation is enabled).** 

Note 2: Do not disable receive operation (SC2MOD0.RXE = 0) while data is being received.

**Note 3: The "middle" in the above table means the 9th bit of SIOCLK.** 

# 12.4 Register Descripsion (Only channel 2 registers are described.)



**Note: Although these registers are 8-bit wide, two registers at consecutive addresses can be accessed simultaneously with a 16-bit access instruction.** 

TX<br>System<br>RI**SC** 



**Note: Although these registers are 8-bit wide, two registers at consecutive addresses can be accessed simultaneously with a 16-bit access instruction.** 



Serial 2 Mode Control Register 0

- **Note 1: In I/O Interface mode, the Serial Control Register (SC2CR) is used to select a serial clock.**
- Note 2: Like the SIO2, the SIO0, SIO1 and SIO3 allows use of the timer TB2OUT as a serial clock.
- **Note 3: The SC2MOD0, SC2MOD1 and SC2MOD2 registers must be set with the RXE bit cleared to 0. After setting these registers, set the RXE bit to 1.**
- **Note 4: During transmit operation in half-duplex mode (SC2MOD1.FDPX=0) in I/O Interface mode (SC2MOD0.SM=00), do not set the RXE bit to 1.**
- Note 5:  $\sim$  The TB8 bit is not double-buffered. Before writing to this bit, make sure that double-buffering is **disabled and no transmit operation is in progress.**

TX<br>System<br>**RISC** 



Serial 2 Mode Control Register 1

**Note: When the N + (16 - K)/16 clock division function is used, the duty ratio varies with the value of K.** 

cycle



#### Serial 2 Mode Control Register 2







Note 1: If the module needs to be reset while it is transmitting data, two consecutive software reset sequences (i.e., 10, 01, 10, 01) must be executed.

**Note 2: This register does not support bit manipulation instructions.** 



- 
- **Note 2: This register does not support bit manipulation instructions.**
- **Note 3: The SC2CR.FERR bit should not be polled; instead, it should be read in the INTRX2 interrupt routine before the receive buffer is read. For details, see the example in "[12.5.3](#page-230-0) [8-Bit UART Mode"](#page-230-0).**


Note 1: The baud rate generator divisor cannot be set to 1 in UART mode if the N + (16 - K)/16 clock division **function is enabled. In I/O Interface mode, do not set the baud rate generator divisor to 1; setting the divisor to 1 will cause incorrect operation.** 

16

- **Note 2: To use the N + (16 K)/16 clock division function, the value of K must be programmed in the BR2ADD.BR2K field before setting the BR2CR.DVS bit to 1. However, the N + (16 – K)/16 clock division function is not usable when BR2CR.BR2S = 0000 (N = 16) or 0001 (N = 1).**
- **Note 3: The N + (16 K)/16 clock division function can only be used in UART mode. In I/O Interface mode, it must be disabled by clearing the BR2CR.DVS bit to 0.**



Serial Transmit/Receive Buffer Register 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 Bit Symbol 2012 and the state of the sta Read/Write W Reset Value 0 0 0 0 0 0 0 0 Transmit buffer Function SC2BUF (0xFFFF\_C4D0)  $7 \t6 \t5 \t4 \t3 \t/2 \t1 \t0$ bit Symbol and the state of the state of the state  $\overline{R}$  RB L - 1 Read/Write Read is a set of the Read in th Reset Value 0 0 0 0 0 0 0 0 Receive buffer Function **Note: In I/O Interface mode (SC2MOD0.SM = 0), do not write to the transmit buffer during receive operation in half-duplex mode (SC2MOD1.FDPX = 0).** 



RFIS: When RFIS=0, a receive FIFO interrupt is generated only when the number of bytes stored in the receive FIFO set in the SC2FRS.RLVL matches the interrupt generation level set in the SC2FRC.RIL.

When RFIS=1, a receive FIFO interrupt is generated when the number of bytes stored in the receive FIFO set in the SC2FRS.RLVL is equal to or greater than the interrupt generation level set in the SC2FRC.RIL.

**Note: This register does not support bit manipulation instructions.** 



TFIS: When TFIS=0, a transmit FIFO interrupt is generated only when the number of bytes stored in the transmit FIFO set in the SC2FTS.TLVL matches the interrupt generation level set in the SC2FTC.TIL. When TFIS=1, a transmit FIFO interrupt is generated when the number of bytes stored in the transmit FIFO set

in the SC2FTS.TLVL is equal to or smaller than the interrupt generation level set in the SC2FTC.TIL.

**Note: This register does not support bit manipulation instructions.** 



Figure 12.4.1 Example of Interrupt Generaton Timing when Using FIFO





RUR: The RUR bit is set to 1 if an attempt to store a new value is made when the receive FIFO is already full. This bit is cleared to 0 when it is read while the receive FIFO buffer is not full.

**Note: This register does not support bit manipulation instructions.** 



Serial 2 FIFO Transmit Status Register

TUR: The TUR bit is set to 1 when the transmit FIFO becomes empty. When the first byte is stored in the transmit FOFO, it is immediately transferred to the transfer buffer (SC2BUF), causing the transmit FIFO to become empty and the TUR bit to be set to 1. This bit is automatically cleared to 0 when data is written to the transmit FIFO.

# 12.5 Operating Modes

## 12.5.1 I/O Interface Mode

I/O Interface mode utilizes a synchronization clock (SCLK), which can be configured for either Output mode in which the SCLK clock is driven out from the TMP19A71 or Input mode in which the SCLK clock is supplied externally.

## (1) Transmit operation (half-duplex)

## SCLK Output mode

When transmit double-buffering is disabled  $SC2MOD2.WBUF = 0$ ) in SCLK Output mode, each time the TX19A core processor writes a frame to the transmit buffer, the 8 bits of the frame are shifted out on the TXD2 pin, and the synchronization clock is driven out from the SCLK2 pin. When all the bits have been shifted out, the INTTX2 interrupt is generated.

When transmit double-buffering is enabled (SC2MOD2.WBUF = 1), a frame is transferred from Transmit Buffer 2 to Transmit Buffer 1 (shift register) once the TX19A core processor writes the frame to Transmit Buffer 2 when no data is being transmitted or the last frame in Transmit Buffer 1 has been sent. At this time, the transmit buffer empty flag (SC2MOD2.TBEMP) is set to 1 and the INTTX2 interrupt is generated. If there is no data to be transferred from Transmit Buffer 2 to Transmit Buffer 1, however, the INTTX2 interrupt is not generated and SCLK2 output is stopped.



Figure 12.5.2 Transmit Operation in I/O Interface Mode

(SCLK Output mode, double-buffer enabled, data in Transmit Buffer 2)



Figure 12.5.3 Transmit Operation in I/O Interface mode

(SCLK Output mode, double-buffering enabled, no data in Transmit Buffer 2)

#### SCLK Input mode

When transmit double-buffering is disabled (SC2MOD2.WBUF $\neq$  0) in SCLK Input mode, the 8 bits of a frame in the transmit buffer are shifted out on the TX2 pin when the SCLK2 input becomes active (i.e., the first rising or falling edge, as programmed) with transmit data written in the transmit buffer. The TX19A core processor must load a next frame into the transmit buffer by point A (shown in [Figure 12.5.4\)](#page-222-0).

When transmit double-buffering is enabled  $SC2MOD2.WBUF = 1$ , a frame is transferred from Transmit Buffer 2 to Transmit Buffer 1 (shift register) once the TX19A core processor writes the frame to Transmit Buffer 2 before the SCLK2 input becomes active or once the last frame in Transmit Buffer 1 has been sent. At this time, the transmit buffer empty flag (SC2MOD2.TBEMP) is set to 1 and the INTTX2 interrupt is generated. If the SCLK2 input becomes active before a frame is written to Transmit Buffer 2, an underrun error occurs and 8 bits of  $\dim_{\mathbb{R}}$  data  $(0xFF)$  are sent although the internal bit counter starts counting.

<span id="page-222-0"></span>



# **TOSHIBA**

TMP19A71

IX<br>System<br>**RISC** 

# SCLK2 Input  $(SCLKS = 0:$ Rising Edge) SCLK2 Input (SCLKS = 1: Falling Edge)  $TX2$  **K** bit 0 **K** bit 1 (INTTX2) bit 5  $\,$  bit 6  $\,$   $\,$  bit 7 Transmit Data Write Timing bit 0  $\overline{X}$  bit 1 A TBRUN TBEMP Figure 12.5.5 Transmit Operation in I/O Interface Mode (SCLK Input mode, double-buffering enabled, data in Transmit Buffer 2) SCLK2 Input  $(SCLKS = 0:$ Rising Edge) SCLK2 Input: (SCLKS = 1: Falling Edge)  $TX2$  **bit 0**  $\lambda$  bit 1 (INTTX2) bit 5  $X$  bit 6  $X$  bit 7 Transmit Data Write Timing 1 1 A TBRUN TBEMP PERR (Underrun error) Figure  $(2,5.6)$  Transmit Operation in VO Interface Mode (SCLK Input mode, double-buffering enabled, no data in Transmit Buffer 2)

(2) Receive operation (half-duplex)

#### SCLK Output mode

When receive double-buffering is disabled  $SC2MOD2.WBUF = 0$  in SCLK Output mode, each time the TX19A core processor picks up the frame in Receive Buffer 1, the synchronization clock is driven out from the SCLK2 pin to shift the next frame into Receive Buffer 1. When a whole-8-bit frame has been received in Receive Buffer 1, the INTRX2 interrupt is generated.

The SCLK output is initiated by setting the SC2MOD0.RXE bit to 1. When receive double-buffering is enabled (SC2MOD2.WBUF  $\neq$  1), the frame received first is transferred to Receive Buffer 2 and then a next frame is received into Receive Buffer 1. Once a frame is transferred from Receive Buffer 1 to Receive Buffer 2, the Receive Buffer Full flag (SC2MOD2.RBFULL) is set to 1 and the INTRX2 interrupt is generated.

After a frame has been transferred to Receive Buffer 2, the TX19A core processor or DMAC should read it before all 8 bits of a next frame are received. Otherwise, the INTRX2 interrupt is not generated and SCLK2 output is stopped. If the TX19A core processor or DMAC subsequently reads the frame in Receive Buffer 2 in this state, the next frame is transferred from Receive Buffer 1 to Receive Buffer 2, generating the INTRX2 interrupt to restart receive operation.



Figure 12.5.8 Receive Operation in I/O Interface Mode (SCLK Output mode, double-buffering enabled, reading Receive Buffer 2)



Figure 12.5.9 Receive Operation in I/O Interface Mode



#### SCLK Input mode

In SCLK Input mode, receive double-buffering is always enabled. A received frame is transferred to Receive Buffer 2 so that a next frame can be received continuously into Receive Buffer 1.

The INTRX2 interrupt is generated every time a frame is transferred from Receive Buffer 1 to Receive Buffer 2.





#### **Note: To perform receive operation, the SC2MOD0.RXE bit must be set to 1 in both SCLK Input and SCLK Output modes.**

(3) Transmit/receive operation (full-duplex)

Setting the SC2MOD1.FDPX2 bit to 1 enables full-duplex communication.

#### SCLK Output mode

When transmit/receive double-bufferig is disabled  $\text{CCTMOD2.WBUF} = 0$  in SCLK Output mode, each time the TX19A core processor writes a frame to the transmit buffer, the synchronization clock is driven out from the SCLK2 pin to shift an 8-bit frame into Receive Buffer 1, generating the INTRX2 interrupt. At the same time, the frame written to the transmit buffer is shifted out on the TX2 pin. When all the bits have been shifted out, the transmit-done interrupt (INTTX2) is generated and SCLK2 output is stopped. When the TX19A core processor subsequently picks up the frame in the receive buffer and writes a next frame to the transmit buffer, next transmit/receive operation starts, regardless of whether the TX19A core processor first reads the receive buffer or writes data to the transmit buffer.

When transmit/receive double-buffering is enabled  $(SC2MOD2.WBUF = 1)$ . each time the TX19A core processor writes a frame to Transmit Buffer 2, the synchronization clock is driven out from the SCLK2 pin to shift an 8-bit frame into Receive Buffer  $1/2$  it is then transferred to Receive Buffer 2, generating the INTRX2 interrupt. At the same time, the frame stored in Transmit Buffer 1 is shifted out on the  $TXD2$  pin. When all the bits have been shifted out, the transmit-done interrupt (INTTX2) is generated and the next frame is transferred from Transmit Buffer 2 to Transmit Buffer 1. Durnig the above sequence, SCLK output is stopped if Transmit Buffer 2 becomes empty  $SC2MOD2.TBEMP = 1$ ) or if Receive Buffer 2 still contains data (SC2MOD2.RBFULL = 1). When the TX19A core processor suqsequently picks up the frame in Receive Buffer 2 and writes a next frame to Transmit Buffer 2, SCLK2 output is restarted so that next transmit/receive operation starts.





# **TOSHIBA**

TMP19A71 System<br>**RISC** 



#### SCLK Input mode

When transmit double-buffering is disabled (SC2MOD2. WBUF  $= 0$ ) in SCLK Input mode (receive double-buffering is always enabled in this mode), the TX19A core processor must write a frame to the transmit buffer before the SCLK2 input becomes avtive. The 8 bits of a frame in the transmit buffer are shifted out on the TX2 pin, and the 8 bits of a received frame are shifted into Receive Buffer 1, synchronous to the programmed edge of the SCLK2 input. When all the bits have been shifted out, the transmit-done interrupt (INTTX2) is generated. When all the bits have been received, the frame is transferred from Receive Buffer 1 to Receive Buffer 2, generating the INTRX2 interrupt. The TX19A core processor must load a next frame into the transmit buffer before the SCLK signal for the next frame is input (i.e., by point A shown in Figure 12.5.15 below). The TX19A core processor must also pick up the frame in Receive Buffer 2 before a next frame has been received.

When transmit/receive double-buffering is enabled  $SC2MOD2-WBUF = 1$ , a frame is transferred from Transmit Buffer 2 to Transmit Buffer  $\lambda$  once the last frame in Transmit Buffer 1 has been sent. At this time, the INTTX2 interrupt is generated. When the 8-bit frame, received in parallel with transmission, has been shifted into Receive Buffer 1, it is transferred to Receive Buffer 2, generating the INTRX2 interrupt. When the SCLK2 is subsequently activated, the frame stored in Transmit Buffer 1 is shifted out while a next frame is received into Receive Buffer 1. If the TX19A core processor does not read the frame from Receive Buffer 2 before the last bit of a next frame is received, an overrun error occurs. If the TX19A core processor does not write a frame to Transmit Buffer 2 before the SCLK2 input is subsequently activated, an underrun error occurs.



Figure 12.5.15 Transmit/Receive Operation in I/O Interface Mode (SCLK Input mode, double-buffering disabled)

TMP19A71

System<br>**RISC** 



## 12.5.2 7-Bit UART Mode

Setting the SM field in the SC2MOD0 to 01 puts the SIO2 in 7-Bit UART mode. In this mode, the parity bit can be added to the transmitted frame, and the receiver can perform a parity check on incoming data. Parity can be enabled and disabled through the programming of the PE bit in the SC2CR. When the PE bit is set to 1 to enable parity, the SC2CR.EVEN bit selects even or odd parity. The SBLEN bit in the SC2MOD2 specifies the number of stop bits.



## 12.5.3 8-Bit UART Mode

Setting the SM field in the SC2MOD0 to 10 puts the SIO2 in 8-Bit UART mode. In this mode, the parity bit can be added to the transmitted frame, and the receiver can perform a parity check on incoming data. Parity can be enabled and disabled through the programming of the PE bit in the SC2CR. When the PE bit is set to 1 to enable parity, the SC2CR.EVEN bit selects even or odd parity.



Clocking conditions (System clock : 56 MHz High-speed clock gear : 1/2 (28 MHz) Prescaler clock : IMCLK/32

- 
- Transfer rate : 9600 bps (fsys = 56 MHz)

System<br>**RISC** 

Settings in the main routine • 7 6 5 4 3 2 1 0 P8IER ← − − 0 − − − − − P8IER  $\leftarrow$  - - 0 - - - - -  $\leftarrow$  Configure the P85 pin as RX2.  $SC2MOD0 \leftarrow -0 0 X 1 0 0 1$  Select 8-Bit UART mode.  $SC2CR \leftarrow X \quad 0 \quad 1 \quad X \quad X \quad X \quad X$  Select odd parity. BR2CR ← 0 1 1 0 0 1 0 1 N=5, and K is valid. BR2ADD  $\leftarrow$  0 0 0 0 0 1 0 1 Set the transfer rate to 9600 bps. ( $k \ne 5$ ) IMR53 ← − 1 0 0 − 1 0 0 Enable the INTRX2 interrupt and set its priority level to 4.  $SC2MOD0 \leftarrow - - 1 \times - - - -$  Enable reception. Example of interrupt routine processing •  $ICLR \leftarrow 0 1 1 0 1 0 1 0 0$  Clear the interrupt request. Reg.  $\leftarrow$  SC2CR AND 0x1C  $\left\{ \right\}$ Check for errors. if Reg.  $\neq 0$  then error  $Reg. \leftarrow SC2BUF$  Read received data. End of interrupt processing **Note: X = Don't care,** −**: No change** 

#### 12.5.4 9-Bit UART Mode

Setting the SM field in the SC2MOD0 to 11 puts the SIO2 in 9-Bit UART mode. In this mode, the parity bit cannot be used and must be disabled by clearing the SC2CR.PE bit to 0.

For transmit operation, the most-significant bit (9th bit) is stored in the TB8 bit in the SC2MOD0. For receive operation, the most-significant bit is stored in the RB8 bit in the SC2CR. Reads and writes from and to the transmit and receive buffers must be done with the most-significant bit first, followed by the SC2BUF. The SBLEN bit in the SC2MOD2 specifies the number of stop bits.

Wake-up feature

In 9-Bit UART mode, the wake-up feature can be enabled for slave controllers by setting the WU bit in the SC2MOD0 to 1. When this feature is enabled, the INTRX2 interrupt is generated only when  $SC2CR.RB8 = 1$ .



Note: The TX2 pin of a slave controller must be configured as an open-drain output by programming the Port 8 **Open-Drain Control Register (P8ODCR).** 

Figure 12.5.18 Serial Link Using the Wake-Up Feature

## Protocol

- (1) Put all the master and slave controllers in 9-Bit UART mode.
- (2) Enable the receiver in each slave controller by setting the SC2MOD0.WU bit to 1.
- (3) The master controller transmits an 8-bit address frame (i.e., select code) that identifies a slave controller. The most-significant bit (TB8) of an address frame is a 1.



- (4) Each slave controller compares the received address to its station address and clears the WU bit to 0 if they match.
- (5) The master controller transmits a block of data to the selected salve controller (with SC2MOD.WU = 0). The most-significant bit (TB8) of a data frame is a 0.



(6) Slave controllers not addressed (with SC2MOD.WU  $\in \Lambda$ ) continue to monitor the data stream but discard any frames with the most-significant bit (RB8) cleared to 0. Thus, the receive-done interrupt (INTRX2) is not generated. The addressed slave controller (with SC2MOD.WU =  $0$ ) can transmit data to the mater controller to notify that is has successfully received the message.

Example: Connecting a master controller with two slave controllers through a serial link using the IMCLK/2 clock as a serial clock



3) Master controller setings Main routine  $P8IER \leftarrow -10$ POIER  $\leftarrow -10 = -1$  Configure the P86 pin as TX2 and the P85 pin as RX2.  $P8FR1 \leftarrow -11$ IMR53  $\leftarrow$  − 1 0 0 − 1 0 1 Enable INTRX2 and set its interrupt level to 5. IMR52  $\leftarrow$  − 1 0 0 − 1 0 0 Enable INTTX2 and set its interrupt level to 4. SC2MOD0 ← 1 0 1 0 1 1 1 0 Select 9-Bit UART mode and select IMCLK as a serial clock.  $SC2BUF \leftarrow 0 0 0 0 0 0 0 1$  Load the select code for slave 1. Interrupt routine (INTTX2)  $ICLR \leftarrow 0 1 1 0 1 0 0 0 0$  Clear the interrupt request. SC2MOD0  $\leftarrow$  0 – – – – – – – Clear the TB8 bit to 0.  $SC2BUF \leftarrow * * * * * * * * * *$  Load transmit data. End of interrupt processing 4) Slave controller settings Main routine P8IER P8CR  $\leftarrow -10 - \leftarrow$  Set the P86 pin as TX2 (open-drain output) and the P85 pin as RX2.  $P8FR1$ P8ODCR IMR53 ←  $-$  - 1 1 0 1 1 0 Enable INTTX2 and INTRX2. IMR52 ← – – 1 1 0 1 0 1 SC2MOD0  $\leftarrow$  0 0 1 1 1 1 1 0 Select 9-Bit UART mode, select IMCLK as a serial clock and set the WU bit to 1. Interrupt routine (INTRX2) ICLR  $\leftarrow$  0 (1 1 0 1 0 1 0 0 Clear the interrupt request.  $Reg.$   $\rightarrow$  SC2CR AND 0x1C if Reg. ≠ 0 then error  $Reg. \leftarrow$  SC2BUF Check for errors. if  $Reg = Select code$ Then  $SC2MOD0 \leftarrow - - - 0 - \rightarrow$  Clear the WU bit to 0.

# 13. Analog-to-Digital Converters (ADCs)

The TMP19A71 contains two 10-bit successive-approximation analog-to-digital converters (ADCs). Both ADCs have two modes; Normal mode and PMD mode. While Normal mode supports typical AD conversion with two 8-channel inputs, PMD mode is specifically designed for AD conversion for motor control. In PMD mode, the ADCs have 8-channel and 11-channel inputs. The two ADCs can be programmed to operate independently, and the operating mode can be separately selected for each of the ADCs.

# 13.1 Features

#### 13.1.1 Normal Mode

- (1) Two 8-channel, 10-bit AD converters are available. Each channel has a separate conversion result register.
- (2) The two AD converters can be independently programmed for Fixed-Channel or Channel Scan mode.
- (3) The two AD converters can be independently programmed for Single Conversion or Continuous Conversion mode.
- (4) The INTAD0/1 interrupt is generated upon completion of a conversion. The interrupt interval is selectable.
- (5) Setting register enables starting of an AD conversion under the following conditions:
	- TMRB interrupt (INTTB1)
	- External trigger input (ADTRG0/1)
	- Software trigger (ADSFT0)
- (6) The highest-priority conversion can interrupt the ongoing conversion in Channel Scan and Fixed-Channel Continuous Conversion modes (The highest-priority conversion can only initiated by software).
- (7) The INTADHP0/1 interrupt is generated upon completion of the highest-priority conversion.
- (8) AD conversions can be monitored via the Busy and Overrun flags.
- (9) In Channel Scan Continuous Conversion mode, the interval between conversions can be selected.
- (10) The conversion result can be compared to the two compare registers. The user can select whether or not to generate an interrupt when the conversion result equals the compare register.

## 13.1.2 PMD Mode

- (1) Two 10-bit AD converters are available. One has 8 conversion result registers, and the other has 11 conversion result registers.
- (2) The conversion enable, input channel and PMD timing trigger can be programmed independently for each conversion result register.
- (3) Conversions are started in ascending order from the smallest-numbered enabled conversion result register.
- (4) The conversion interval can be increased by a maximum of 255 times the PMD trigger interval.

 $\leftarrow$ 

# 13.2 Register Description

Each of the two ADCs contains a group of registers for both Normal mode and PMD mode as shown in [Table 13.2.1.](#page-236-0)

<span id="page-236-0"></span>

Table 13.2.1 ADC Register Map (1/3)

**System**<br>RISC



## Table 13.2.2 ADC Register Map (2/3)

# Normal Mode (ADC1)

# PMD Mode (ADC0)











**Note 1: Some of 16-bit ADC registers is accessible in 8-bit system by dividing higher 8bits and lower 8 bits. i.e. ADNMOD0 becomes accessible in 8-bit system by making it be ADNMOD0L/ADNMOD0H.** 



The MODSEL bit in the ADMODSEL0 register is used to select either Normal mode  $(MODSEL = 0)$  or PMD mode  $(MODSEL = 1)$ . Normal mode provides the AD monitor and highest-priority conversion features. PMD mode is synchronous to the trigger inputs from a programmable motor driver (PMD). In Normal mode, the two ADCs are basically functionally equivalent; in the following description any references to ADC0 also apply to ADC1.



**Note 1: The MDOSEL bit must not be changed during an AD conversion. If it is changed, operation cannot be guaranteed.** 

- **Note 2: Registers other than those for the selected conversion mode must not be programmed. Before programming registers, the MODSEL bit must be programmed to select Normal or PMD mode.**
- **Note 3: The VREFON bit must be set 3 us before an AD conversion is started to ensure the stable internal reference voltage. If an AD conversion is started with VREFON= 0 or before the internal reference voltage has stabilized, conversion accuracy cannot be guaranteed.**
- **Note 4: The VREFON bit is automatically set to 1 after an AD conversion is started. However, conversion accuracy cannot be guaranteed until the reference voltage has stabilized (see Note 3).**

# 13.3 Normal Mode (ADMODSEL0.MODSEL=0)



- **Note 1: AIN7 pin (AIN15 pin for ADC1) may be used as ADTRG0 input pin. Therefore, when ADTRG0 is used in ADNMOD0<TSEL>= "10", do not set to ADNMOD0<ADCH>="111," and when ADTRG1 is used in ADNMOD1<TSEL>="11," do not set to ADNMOD1<ADCH>="111."**
- **Note 2: ADNMOD0<LAT> setting becomes effective only when it is in Continuous Conversion mode. When ADNMOD 0<LAT>="1" is set, the next conversion does not start until the reading of the register stored at the end is finished.**

 **For example, when ADNMOD0<ADCH>="101," ADNMOD0<LAT>="1," ADNMOD0<REP>="1," and ADNMOD0<SCAN>="1," the next conversion does not start until reading of the result for ADNRES5 after Channel Scan conversion has finished. When ADNRES5 is read prior to ADNRES0 – 4, the next conversion starts as ADNRES5 starts to be read. And, when ADNMOD0<ADCH>="101," ADNMOD0<LAT>="1," ADNMOD0<ITM>="1," ADNMOD0<REP>="1," and ADNMOD0<SCAN>="0," the next conversion does not start until the results are stored four times in ADNRES5 and are read out.** 

15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 Bit Symbol ― ― ― ― ― TRGE TSEL Read/Write R R R/W Reset Value 0 0 0 0 0 0 0 0 Function Must be Must be Must be Must be Must be  $\sim$ set to 0. Must be set to 0. Normal mode conversion trigger 0: Software 1: Hardware Hardware trigger source 00: Reserved 01: INTTBCOM11 10: ADTRG0 11: ADTRG1 (ADNMOD0H) (0xFFFF\_C925)

AD Normal Mode Control Register (High) (ADC0)

**Note 1: When <TRGE>="1" is set, too, it can be started up by software.** 

**Note 2: ADC1 also can select INTTBCOM11 as a hardware starting source by setting ADNMOD1<TSEL>=01.** 



**Note: The BUSY bit indicates whether or not an AD conversion is in progress. Use the EOS bit to check whether or not an AD conversion has completed.** 



A/D Normal Mode Basic Setting Register (ADC0)

**Note: The time taken for the conversion of ADC is derived from the equation, (the number of clocks selected in <AZSEL>**+**27 clocks)/ADCLK.** 

...<br>RISC<br>RISC



highestpriority conversion

(0xFFFF\_C930)

ADCHPC0





Note: AIN7 pin (AIN15 pin for ADC1) may be used as ADTRG0 input pin. Therefore, when ADTRG0 is used in **ADNMOD0<TSEL>= "10," do not set to ADNMOD0<ADCH>="111," and when ADTRG1 is used in ADNMOD1<TSEL>="11," do not set to ADNMOD1<ADCH>="111."** 

TMP19A71 13-8

There are 16 conversion result registers numbered from 0 to 15, which are all identical. The following is a description of register 0.





**Note 1: This register must be accessed as a 16-bit or larger quantity. If it is accessed as an 8-bit quantity, operation cannot be guaranteed.** 

Note 2: Bit 15 is an AD conversion result flag ADNRES0<VAL>. 1 is set to this when AD conversion value is stored, and it is **cleared to 0 when the ADNRES0 is read.** 

**Note 3: Bit 14 is an Overrun flag ADNRES0<OVR>. 1 is set to this when it is overwritten before reading the conversion result register ADNRES0. This bit is cleared to 0 when a new conversion result is stored in ADNRES0 with VAL=0.** 

**Note 4: This register does not support bit manipulation instructions.** 



**Note 1: This register must be accessed as a 16-bit or larger quantity. If it is accessed as an 8-bit quantity, operation cannot be guaranteed.** 

**Note 2: Bit 15 is an AD conversion result flag ADNRES0<VAL>. 1 is set to this when AD conversion value is stored, and it is cleared to 0 when the ADNRES0 is read.** 

**Note 3: Bit 14 is an Overrun flag ADNRES0<OVR>. 1 is set to this when it is overwritten before reading the conversion result register ADNRES0. This bit is cleared to 0 when a new conversion result is stored in ADNRES0 with VAL=0.** 

**Note 4: This register does not support bit manipulation instructions.** 

Highest-Priority Conversion Result Register (ADC0)



AD Normal Mode Clock Control Register 1

**Note 1: AD conversion is performed at the clock frequency selected in this register. To assure conversion accuracy, however, the conversion clock frequency must be 14 MHz or slower (which results in a conversion time of 2.36** µ**s or longer with 6-clock sample hold).** 

**Note 2: The conversion clock must not be changed while AD conversion is in progress. Wait at least 2 ADCLK clocks after AD conversion has completed before changing the conversion clock.** 



TX<br>System<br>RI**SC** 



A/D Monitor Control Register (ADC0)

# AD Monitor Control Register (ADC0)

AIN7→AIN15

AIN6→AIN14

110 AIN6  $111$   $($   $)$  AIN7



TMP19A71 13-11

**Note: CMCAPx is cleared to 0 by writing data in "1" or in ADCMPxx. Because interrupt requests are continuously sent until this register is cleared, it must be cleared within the Monitor Interrupt routine.** 

 $\Gamma$ 

TX<br>System<br>RISC

# A/D Conversion Result Compare Register (ADC0)

ADCMP00 (0xFFFF\_C934)





A/D Conversion Result Compare Register (ADC0)

ADCMP01 (0xFFFF\_C938)

## 13.4.1 Operation (Normal Mode)

#### 13.4.1.1 Analog Reference Voltage

Clearing the VREFON bit in the ADMODSEL0 turns off the switch between the VREFH and FREFL pins. Once the VREFON bit is cleared, the internal reference voltage requires a recovery time of 3 µs to stabilize after the VREFON bit is again set to 1. Before starting an AD conversion, therefore, be sure to wait for  $3 \mu s$  after setting the VREFON bit to 1. If an AD conversion is started before this stabilization period has elapsed, conversion accuracy cannot be guaranteed.

## 13.4.1.2 Selecting an Analog Input Channel(s)

Selection of the analog input channel(s) to be used varies according to the operating mode of the AD converter.

- (1) Normal AD Conversion
	- When an analog input is used in Channel Fixed mode (ADNMOD0<SCAN>="0") Among the analog input from AIN0 to AIN 7, select one channel according to the ADNMOD0<ADCH> setting.
	- When an analog input is used in Channel Scan mode (ADNMOD0<SCAN>="1")

Select one Scan mode among the eight types Scan modes according to the ADNMOD0<ADCH> setting.

(2) Highest Priority AD Conversion

Among the analog input from AIN0 to AIN 7, select one channel according to the A/DCHPC0<HPCH> setting.

After resetting, ADNMOD0<SCAN> is initialized to 0, and ADNMOD0<ADCH>to 0000, which makes the selection be in processing, and Channel Fixed mode input of AIN0 pin is selected. Note that pins not used as analog input channels can be used as normal ports (a part of them are for input only), however, the conversion accuracy may get worse.

When the highest-priority AD conversion is started during the normal AD conversion, the highest-priority one starts in a break, the normal AD conversion resumes at the end of the highest-priority one is over.

#### Example:

When the highest-priority conversion of AIN7 is started in ADCHP0<HPCH>=111 during the Continuous Scan conversion of the Channel from AIN0 to AIN3 in ADNMOD0<REP:SCAN>=11 and ADNMOD0<ADCH>=00011.



## 13.3.1.1 Starting of AD Conversion

AD conversion has two types; Normal AD conversion and Highest-Priority AD conversion. A Normal AD conversion starts up in software by setting 1 to ADCSTART0<ADSFT>. Also, the Highest-Priority conversion starts up in software by setting 1 to ADCHPC0<HPRQ>. A For Normal AD conversion, one operating mode among the four operating modes specified by ADNMOD0<REP:SCAN>. An operating mode of the Highest-Priority conversion is Channel-Fixed Single conversion only. A Normal AD conversion can start up with hardware starting source selected by ADNMOD0<TSEL> by setting 1 to ADNMOD0<TRGE>. When this bit is "10/11," a Normal AD conversion starts up at the rising edge of ADTRG0 pin, and when "01," it starts up with INTTBCOM11 of the timer from 16-bit quantity. It can start in software even if the startup in hardware becomes enabled.

When a Normal AD conversion starts, 1 is set to an AD conversion Busy flag (ADCSTART0<BUSY>) indicating that the conversion is in progress. When the Highest-Priority AD conversion starts,  $1 \frac{\text{is}}{\text{set}}$  to an AD conversion Busy flag (ADCHPC0<HBSY>). At this time, a Busy flag for Normal AD conversion retains the value before a starting of the Highest-Priority AD conversion. A conversion end flag ADCSTART0<EOS> for Normal AD conversion, also, retains the value before a starting of the Highest-Priority AD conversion. Since ADCSTART0<BUSY>/is a flag showing the conversion operation, it has an interval of being 0 between the conversions such as those in the Continuous conversion mode. When palling the end of conversion, ADCSTART0<EOS> must not be used.

When 1 is set to  $\text{ADCHPCO}$ <HPRQ> during  $\text{A}$  Normal AD conversion, the Highest-Priority AD conversion starts upon the storage of result register of the ongoing conversion, and AD conversion (Channel-Fixed Single conversion) of the cannel specified by ADCHPC0<HPCH> starts. When this result is stored in the result register ADCHPR0, a Normal AD conversion resumes operation from the part suspended.

## 13.3.1.2 Restart

A Normal AD conversion restarts when 1 is set to ADCSTART0<ADSFT0> during the Channel-Fixed Normal Conversion, or it is started with hardware source. At the time of restarting, a Normal AD conversion performed till then starts conversion after a lapse of conversion time, however, the result that has been converted at the moment of restarting is not stored. Restarting does clear neither the flags of  $\langle$ OVRx $\rangle$  nor  $\langle$ VALx $\rangle$ .

**Note 1: When Continuous conversion is in process, stop it first (ADNMOD0<REP>=0) and restart after all of the conversions ended.** 

**Note 2: When Channel Scan mode conversion is in process, restart after all of the conversions ended.** 

## 13.3.1.3 Stop Repeat

Changing the ADNMOD0 bit in <REP> from 1 to 0 enables the stop of repeating after the Continuous conversion made one-cycle repeat. In Channel-Fixed Continuous conversion mode (interrupts after four conversions), as an interrupt generates after conversion is performed four times, the Continuous conversion stops. In Channel Scan Continuous conversion mode, after the conversions performed as much as specified number of channels, the Continuous conversion stops as an interrupt is generated.

# 13.3.1.4 AD Conversion Mode and Interrupt in the End of AD Conversion

The normal mode has the four operating modes shown in Table 13.3.1. Normal AD Conversion can select a mode according to the ADNMOD0<REP:SCAN> setting while the Highest-Priority AD conversion can select only Channel-Fixed single conversion regardless of the ADNMOD0<REP:SCAN> setting.





#### **Note 1: Write 0 and clear EOS.**

# (1) Normal AD Conversion

ADNMOD0<REP:SCAN> selects an operating mode. As an AD conversion starts, 1 is set to ADCSTART0<BUSY>. After a specified AD conversion ends, 1 is set to ADCSTART0<EOS> that indicates the AD conversion ended, and then an AD conversion end interrupt  $(INTAD0)$  generates. <BUSY> is cleared to 0 as <EOS> is set when  $\leq$ REP $\geq$ ="0." There are timings to be 0 at the intervals of each channel conversion when <REP>="1."

# a) Fixed-Channel Single Conversion Mode

This mode is selected by programming the REP and SCAN bits in the ADNMOD0 register to 00. In this mode, the ADC performs a single conversion on a single selected channel. When a conversion is completed, the ADC sets 1 to the ADCSTART0.EOS bit, clears the ADCSTART0.BUSY bit in 0 and generates the INTAD0 interrupt. The EOS bit must be cleared by writing 0.

## b) Channel Scan Single Conversion Mode

This mode is selected by programming the REP and SCAN bits in the ADNMOD0 register to 01. In this mode, the ADC performs a single conversion on each selected group of channels. When a single conversion sequence is completed, the ADC sets 1 to the ADCSTART0.EOS bit, clears the ADCSTART0.BUSY bit in 0 and generates the INTAD0 interrupt. The EOS bit must be cleared by writing 0.

#### c) Fixed-Channel Continuous Conversion Mode

This mode is selected by programming the REP and SCAN bits in the ADNMOD0 register to 10. In this mode, the ADC repeatedly converts a single selected channel. When a conversion process is completed, the ADC sets 1 to the ADCSTART0.EOS bit. A generation timing of an interrupt request is selectable according to the ADNMOD0<ITM> setting. The setting timing of EOS is associated with the timing of an interrupt.

The EOS bit must be cleared by writing 0.

When ITM=0, the ADC generates an interrupt request every time a conversion ends. In this case, the conversion result is stored in the corresponding conversion result register to a selected channel, which makes 1 be set to the EOS bit.

When ITM=1, the ADC generates an interrupt after every four conversions completed. The conversion result is stored in the corresponding conversion result register to a selected channel. After the result of the fourth conversion is stored, 1 is set to the EOS bit. And then, a conversion starts again. The EOS bit must be cleared by writing 0.

ADNMOD0<LAT> setting can make the next conversion of the conversion in Continuous conversion mode wait until the result register is read.

When ITM=0, the time taken until a conversion starts after a previous conversion ends is controlled, and when  $HTML$ , the time taken until a conversion starts after previous conversion ends four times is controlled.

d) Channel Scan Continuous Conversion Mode

This mode is selected by programming the REP and SCAN bits in the ADNMOD0 register to 11. In this mode, the ADC repeatedly converts the selected group of channels. Every time a Scan conversion ends, 1 is set to ADNMOD0<EOS>, and an interrupt request of INTAD0 generates. ADNMOD0<BUSY> has a timing that becomes 0 at the interval of each channel conversion. The EOS bit must be cleared by writing 0.

To stop the operation of conversion of Continuous conversion modes, described in c) and d), 0 shall be written to ADNMOD0<REP>. The mode ends as an ongoing conversion ends, and ADNMOD0<BUSY> is cleared to 0.

Stop AD conversions and set 0 to ADMODSEL0<VREFON> before transferring to a Stop mode. The electricity is carried even it is in the Stop mode unless the transfer is made stopping a conversion. If the transfer is made with an AD conversion in performing, the result come out after the releasing of the Stop mode is not guaranteed.

#### (2) The Highest-Priority AD Conversion

ADNMOD0<REP, SCAN> setting has no effect on the Highest-Priority AD conversion. Its operation mode is Channel-Fixed Single conversion mode only. When the starting condition is met, the Highest-Priority AD conversion of a specified channel in ADCHPC0<HPCH> is performed only one time. As the conversion ends, an interrupt of the Highest-Priority AD conversion end generates, and ADCHPC0<HBSY> is cleared to 0.
### 13.3.1.5 Highest-Priority Conversion Mode

The Highest-Priority AD conversion can interrupt a Normal AD conversion. The Highest-Priority AD conversion can start by setting 1 to ADCHPC0<HPRQ>. If the Highest-Priority AD conversion starts during the Normal AD conversion, AD conversion result during the conversion process is stored in a result register, and after that, a channel specified by ADCHPC0<HPCH>is single-converted. That result is stored in ADCHPR0, and the Highest-Priority AD conversion interrupt generates. Then, the Normal AD conversion resumes from the part continued from the previous time. If the Highest-Priority AD conversion restarts during the Highest-Priority AD conversion process, the conversion in process is finished, and then the Highest-Priority Conversion starts newly.

 For example, if the Continuous conversion of the channels from AIN0 to AIN7 is active, and 1 is set to <HPRQ> while AIN3 is converted, the channel specified by <HPCH> is converted as soon as the AIN3 conversion ends, and the result is stored in ADCHPR0, and then the Continuous conversion restarts from AIN4.

#### 13.3.1.6 AD Monitoring

Each AD converter has two AD monitoring functions and can compare a conversion value and two setting value simultaneously. When 1 is set to CMPCTL0<IREQEN0>, an AD monitoring is enabled. When the contents of a conversion result register specified by CMPCTL0<CMCH0> is more than or under the value of compare register (it is specified by <CMOP0>), AD monitoring interrupt (INTADM0) generates. CMPCTL0<CMCAP0> can determine which setting condition is met. Also, this comparing operates every time a result is stored in the relevant conversion result register, and as the condition is met, an interrupt generates. Note that since a register assigned to AD monitoring is not read in software in general, the overrun flag ADNRES0<OVR> and the conversion result flag ADNRES0<VAL> are always set. Therefore, to use the AD monitoring, do not use the flag of a relevant conversion result register.

### 13.3.1.7 AD Conversion Time

One AD conversion takes 27 clocks excluding sampling clocks. In ADCBASN0<AZSEL>,6 or 12 clocks can be selected as sampling clocks, thus the sum of AD conversion clocks may be 33 or 39. ADNCLK0<ADCCK> selects an AD conversion clocks among the AD pre-scaler output; IMCLK, IMCLK/2, IMCLK/4, IMCLK/8, and IMCLK/16.To assure the accuracy, it is necessary to set the AD conversion clock less than 14MHz, i.e. under 2.36μs (if Sample Hold is 6 clocks).

### 13.3.1.8 Storage and Read of AD Conversion Result

AD conversion results are stored in the result register of a Normal AD conversion (from ADNRES0 to ADNRES7). Correspondence of result registers and analog input channels are the same in any operating mode if they are in normal mode. For example, the result of AIN0 conversion is always stored in the ADNRES0 register.

[Table 13.3.2](#page-253-0) shows the correspondence of analog input channels and AD conversion result registers.

System<br>**RISC** 



<span id="page-253-0"></span>

### 13.3.1.9 Data Polling

To process an AD conversion result by polling data without using any interrupt, ADNMOD0<EOS> is to be polled. When this flag is set, a conversion result is stored in a predetermined AD conversion result register. Therefore AD conversion result register must be read after checking the set. To detect an overrun at the time, the conversion result register must be read in 16-bit system. If the result were  $\leq$ OVR>=0 and  $\leq$ VAL>=1, a conversion result not overwritten would be gained.

### 13.4.1 PMD Mode (MODSEL=1)

In PMD mode, the ADC performs AD conversions synchronous to a PMD trigger. The PMD trigger can be selected from three types: PMDTRG00 to PMDTRG02.

The ADC0 has 8 conversion result registers while the ADC1 has 11 conversion result registers. For each of these result registers, an analog input port and a PMD trigger can be programmed separately, and AD conversions can be enabled and disabled separately for each register.

Also, each of ADC unit has a counter, and the two cycles; every time and the specified number can be set to the counter. As all the programs enabled are converted completely, an ADC interrupt generates.

|                                                                           | $\cdots$ and $\cdots$ . $\cdots$ and $\cdots$ is the set of $\cdots$ |                                                                                                               |          |                                                                                                                            |          |                                                                                                               |          |                                                                                                               |          |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------|----------|--|
| ADCSETTOO(L)<br>(0xFFFF_CD40)<br>(ADCSETTOOH) Bit Symbol<br>(0xFFFF CD41) |                                                                      | 7                                                                                                             | 6        | 5                                                                                                                          | 4        | 3                                                                                                             | 2        |                                                                                                               | 0        |  |
|                                                                           | <b>Bit Symbol</b>                                                    |                                                                                                               | ADST3    | ADST <sub>2</sub>                                                                                                          |          | ADST1                                                                                                         |          | ADST0                                                                                                         |          |  |
|                                                                           | Read/Write                                                           |                                                                                                               |          | <b>R/W</b>                                                                                                                 |          |                                                                                                               |          |                                                                                                               |          |  |
|                                                                           | <b>Reset Value</b>                                                   | 0                                                                                                             | $\Omega$ | 0                                                                                                                          | Ω        | o                                                                                                             | n        | ⋂                                                                                                             | $\Omega$ |  |
|                                                                           | <b>Function</b>                                                      | Input timing trigger for<br>result register 3<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          | Input timing trigger for<br>result register 2 <sup>*</sup><br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          | Input timing trigger for<br>result register 1<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          | Input timing trigger for<br>result register 0<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          |  |
|                                                                           |                                                                      | 15                                                                                                            | 14       | 13                                                                                                                         | 12       | 11                                                                                                            | 10⁄      | 9                                                                                                             | 8        |  |
|                                                                           |                                                                      | ADST7                                                                                                         |          | ADST6                                                                                                                      |          | ADST5                                                                                                         |          | ADST4                                                                                                         |          |  |
|                                                                           | Read/Write                                                           |                                                                                                               |          | R/W                                                                                                                        |          |                                                                                                               |          |                                                                                                               |          |  |
|                                                                           | <b>Reset Value</b>                                                   | $\Omega$                                                                                                      | $\Omega$ | U                                                                                                                          | $\Omega$ |                                                                                                               | $\Omega$ | <sup>0</sup>                                                                                                  | 0        |  |
|                                                                           | <b>Function</b>                                                      | Input timing trigger for<br>result register 7<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          | Input timing trigger for<br>result register 6<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved              |          | Input timing trigger for<br>result register 5<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          | Input timing trigger for<br>result register 4<br>00: PMDTRG00<br>01: PMDTRG01<br>10: PMDTRG02<br>11: Reserved |          |  |

AD Input Timing Trigger Register (ADC0)



#### AD Input Timing Trigger Register 0 (ADC1)

TX<br>System<br>RISC



AD Input Port Select Register 0 (ADC0)



AD Input Port Select Register 0(ADC1)

...<br>RISC<br>RISC



System<br>RISC



AD PMD Mode Control Register 0 (ADC0)

ADPMOD00  $(0x$ FFFF\_CD5C)



(ADPMOD10 used by ADC1 also applies to these contents.)

**Note 1: <ADF> must be 1 as the starting condition, and it becomes 0 when all the conversions enabled are completed. Note 2: If 0 is set to <ADEN>=0 while the conversion is in progress, the value is set to the result register after the ongoing channel conversion ends, and the operation stops. The next conversion starts not from the part where it stopped but from a channel of the very beginning.** 

TX<br>System<br>RISC









AD Count Enable Register 0

**Note 1: At least one channel must always be converted in the unit ADC1. If all the channels are converted after counting, the conversion is not skipped properly.** 

count

count

count



AD Conversion Count Setting Register 0 (used in ADC0)

(ADCBASP1 used by ADC1 applies to these contents.)

**Note 1: The conversion time of ADC is derived from the equation; (the number of clocks selected in <AZSEL>**+**27 clocks)/ADCLK.** 



AD PMD Mode Clock Control Register 0 (used by ADC0)

(ADPCLK1 used by ADC1 applies to these contents.)

- **Note 1: ADC conversions are executed with clocks selected by above-mentioned registers. To guarantee the accuracy, it is necessary to select a conversion clock to make the conversion time less than 36**  μ**s (less than 14 MHz in an AD clock).**
- **Note 2: A conversion clock must not be changed during an AD conversion in progress. More than two clocks of ADCLK after the conversion stops, it must be changed.**



There are the same registers from 0 to 18 as the result registers.

Here the register 0 is described.





**Note 1: To access this register, the system of more than 16-bit is to be used. When accessed by 8-bit system, the operation shall not be guaranteed.** 

**Note 2: Bit 15 is an AD conversion result flag <VAL>. When an AD conversion value is stored, 1 is set to it. When this register (ADPRES) is read, it is cleared to 0.** 

**Note 3: Bit 14 is an overrun flag<OVR>. 1 is set to this flag when a conversion result is overwritten before reading the conversion result register (ADPRES). It is cleared to 0 with a flag reading.** 

**Note 4: This register is not accessible with any bit operation instruction.** 

### 13.4.2 Operation (PMD Mode)

### 13.4.2.1 Analog Reference Voltage

By writing 0 to the ADMODSEL0<VREFON> bit, a switch between VREFH and VREFL can be turned off. To start an AD conversion, 1 must be written to the <VREFON> bit, and then it must be waited for more than  $3 \mu s$  until an internal reference voltage is stabilized. The conversion accuracy when the conversion is started waiting for less than  $3\mu$  s shall not be guaranteed.

### 13.4.2.2 Basic Operation

In PMD mode, a conversion result register becomes the reference of AD conversions. Each conversion result register sets Conversion Enabled (ADPMOD01), Conversion Trigger (ADCSETT00), and Input Ports (ADCSET0x). Setting 1 to ADPMOD00<ADEN> causes the wait state of a conversion trigger.

As a conversion trigger from PMD is accepted, AD conversion is executed in ascending order from the conversion result register of the smallest number set in the conversion enabled.

An accepted conversion trigger is retained inside until the conversions of a whole unit are completed. When a conversion result register to be executed next is set to the trigger already accepted, a conversion starts immediately.

### 13.4.2.3 AD Conversion Counting

In PMD mode, there is an AD conversion count function that enables a skip a conversion trigger (PMDTRG) of a specific result register for the set number of times. By using this function, both a result register whose conversion is desired in every cycle and a result register whose conversion cycle may delay can be controlled in the same unit. The skip, however, is not possible for all the result registers whose conversions are enabled in the unit.

[Figure 13.3.3](#page-267-0) shows an AD conversion operation in PMD mode.

TMP19A71



<span id="page-267-0"></span>

# 13.4.2.4 AD Conversion Time

The number of clocks of AD conversion for one cycle is 27 excluding sampling clocks. Since the ADCBASP0<AZSEL> bit can select a sampling clock from 6 or 12 clocks, the sum of AD conversion clocks becomes 33 or 39. ADPCLK0<ADPCK> selects an AD conversion clock among an AD prescaler output fsys, IMCLK, IMCLK/2, IMCLK/4, IMCLK/8, and IMCLK/16. To ensure its accuracy, AD conversion clock must be set less than14MHz, i.e. more than 2.36  $\mu$  s of AD conversion time (when Sample Hold is 6 clocks).

### 13.4.2.5 Data Polling

To process an AD conversion result by polling data without using any interrupt, ADPMOD00<ADF> should be polled. When this flag is cleared to 0, a conversion result is stored in a prescribed AD conversion result register. Therefore the result resister must be read after checking the set. To detect any overrun at this time, a conversion result register must be read in 16-bit system. If the result came out as  $\langle$ OVR $\rangle$ =0 and  $\langle$ VAL $>$ =1, a conversion result that was not overwritten would be gained.

# 13.5 Operating Timing

In PMD trigger mode, setting ADPMOD00<ADEN> enables the acceptance of a PMD trigger, and inputting PMDTRG00/01 starts a converting operation. After all the program conversions end, ADF is cleared as an interrupt request is output, and then the next input of PMDTRG00/01 is waited. When ADEN is cleared, ADF is cleared without waiting for the end of all the program conversions.

Inputting of the same PMD trigger whose conversion is in process is ignored, while a different input is retained. A program conversion of a different PMD trigger is processed continuously immediately after the one of the previous trigger.



# 13.6 Example of Use

# 13.6.1 PWM Peak Synchronization (Read once)

Example of Use: Connect a U-phase current CT output to AIN0, and V-phase current CT output to AIN1. A conversion is processed at the PWM carrier peaks (PWM counter=MDPRD). A result of AIN0 is stored in ADPRES0, and a result of AIN1 to ADPRES1.



Operation

- ・At the first PWM carrier peak after 1 is set to ADEN, a conversion starts. ADF becomes 1. It, however, does not start when a triangular wave (PWM counter) is in idle state.
- ・A conversion is processed in ascending order from the smallest program number (conversion register number).
- Program 0 converts with AIN0 as an input and put the result in ADPRES0.
- Program 1 converts with AIN1 as an input and put the result in ADPRES1.
- ・As ADF becomes 0, an interrupt INTAD0 generates.

### Result Processing

 Read ADPRES0 and ADPRES1 after checking if ADF is 0 or in the interrupt processing of finishing all AD conversions, use them as a U-phase and V-phase currents.

# 13.6.2 PWM Peak Synchronization (Read once)

Example of Use: Connect U-phase current to AIN1, V-phase current to AIN2, and W-phase current to IN3. The conversion is supposed to be performed at the peak of a triangular wave (PWM counter=max). The result of AIN1 is store in ADPRES0 and 3, the result of AIN2 in ADPRES1 and 4, and the result of AIN3 in ADPRES2 and 5.



- ・Program 4 converts with AIN2 as an input and put the result in ADPRES4.
- ・Program 5 converts with AIN3 as an input and put the result in ADPRES5.
- Since the settings of ADPE7 and 6 are off, all programs end. ADF becomes 0.

# 13.6.3 Synchronization to an Optional Timing of PWM Cycle (Read twice)

Example of Use: Connect the DC-shunt output to AIN1. A single shunt system executes conversions at the timing where all U, V, W are other than H or L. Output data is to be updated every PWM cycle, and a current is to be detected every PWM cycle.



- $\cdot$  TRGCR0 = \*\*\*\* \*\*\*\* \*\*00 1001 : PMD trigger setting
- ・TRGCMP00 = Any of CMPW CMPU: PMD trigger timing setting
- ・TRGCMP01 = Any of CMPU CMPV: PMD trigger timing setting

ii) Operation

- ・Since TRG0MD/TRG1MD=001 TRGCMP00 and 01 have effect where PWM counter is the max. ・A conversion starts when PWM counter=TRGCMP00. ADF becomes 1. Program 0 and 1 with PMDTRG0 selected converts with AIN1 as an input and put the result in ADPRES0 and 1 each.
- ・ A conversion starts when PWM counter=TRGCMP01. Program 2 and 3 with PMDTRG1 selected convert with AIN1 as an input and put the results in ADPRES2 and 3 each.
- ・Since the settings of AD7-4 are off, the program ends here. ADF becomes 0.

#### ii) Result Processing

 $-Iw=(ADPRES0+ADPRES1)/2$   $Iv=(ADPRES2+ADPRES3)/2$ 

# 14. Motor Control Circuit (PMD: Programmable Motor Driver)

The TMP19A71 contains a two-channel programmable motor driver (PMD). In addition to a 3-phase waveform generation circuit, the PMD also has a sync sampling signal generation circuit for sampling operations of the AD converter. By implementing these functions by hardware, the load on software can be reduced, and vector control of brushless DC motors can easily be implemented.



# 14.2 PMD Registers

| <b>Address</b> | <b>Bits</b> | Mnemonic               | <b>Register Name</b>              |
|----------------|-------------|------------------------|-----------------------------------|
| 0xFFFF C300    | 16          | MDCR0                  | PMD0 Control Register             |
| 0xFFFF C304    | 16          | <b>MDCNT0</b>          | PMD0 Count Register               |
| 0xFFFF C308    | 16          | MDPRD0                 | PMD0 Period Register              |
| 0xFFFF C30C    | 16          | CMPU0                  | PMD0 Compare Register U           |
| 0xFFFF C310    | 16          | CMPV0                  | PMD0 Compare Register V           |
| 0xFFFF C314    | 16          | CMPW0                  | PMD0 Compare Register W           |
| 0xFFFF C318    | 16          | <b>MDOUT0</b>          | PMD0 Output Register              |
| 0xFFFF C31C    | 16          | <b>EMGREL0</b>         | <b>EMG0 Release Register</b>      |
| 0xFFFF C320    | 16          | EMGCR0                 | <b>EMG0 Control Register</b>      |
| 0xFFFF C324    | 16          | TRGCR0                 | Trigger Control Register (PMD0)   |
| 0xFFFF C328    | 16          | TRGCMP00               | Trigger Compare 0 Register (PMD0) |
| 0xFFFF C32C    | 16          | TRGCMP01               | Trigger Compare 1 Register (PMD0) |
| 0xFFFF C330    | 16          | TRGCMP02               | Trigger Compare 2 Register (PMD0) |
| 0xFFFF C340    | 16          | MDCR1                  | PMD1 Control Register             |
| 0xFFFF_C344    | 16          | MDCNT1                 | PMD1 Count Register               |
| 0xFFFF C348    | 16          | MDPRD1                 | <b>PMD1 Reriod Register</b>       |
| 0xFFFF C34C    | 16          | CMPU1                  | PMD1 Compare Register U           |
| 0xFFFF C350    | 16          | CMPV1                  | PMD1 Compare Register V           |
| 0xFFFF_C354    | 16          | CMPW1                  | PMD1 Compare Register W           |
| 0xFFFF C358    | 16          | MDOUT <sup>+</sup>     | PMD1 Output Register              |
| 0xFFFF C35C    | 16          | EMGREL1                | EMG1 Release Register             |
| 0xFFFF C360    | 16          | EMGCR1                 | EMG1 Control Register             |
| 0xFFFF C364    | 16          | TRGCR 1                | Trigger Control Register (PMD1)   |
| 0xFFFF C368    | 16          | <b>TRGCMP10</b>        | Trigger Compare 0 Register (PMD1) |
| 0xFFFF_C36C    | 16          | ∂TRG <del>C</del> MP11 | Trigger Compare 1 Register (PMD1) |
| 0xFFFF C370    | 16          | TRGCMP12               | Trigger Compare 2 Register (PMD1) |

Table 14.2.1 PMD Register Map

**Note: These registers must be accessed as a 16-bit quantity, unless otherwise noted. These registers do not support bit manipulation instructions.** 

# 14.3 PMD Components

The two PMD channels are, essentially, functionally equivalent so that only PMD0 is explained here.



### Figure 14.3.1 Three-Phase Waveform Generation Circuit

The 3-phase waveform generation circuit consists of a pulse width modulation (PWM) circuit, a conduction control circuit, an EMG protection (emergency stop) circuit and a dead time control circuit. The pulse width modulation circuit generates independent 3-phase PWM waveforms with the same PWM carrier wave. The conduction control circuit determines the output pattern for each of the upper and lower sides of the U, V and W phases. The EMG protection circuit enables emergency output stop by EMG0 input. The dead time control circuit prevents a short circuit which may occur when the upper side and lower side are switched.



#### 14.3.2 Pulse Width Modulation Circuit (PWM Waveform Generation Unit)

The pulse width modulation circuit compares the PWM compare registers of the 3 phases (CMPU0, CMPV0, CMPW0) and the carrier wave generated by the PWM counter (MDCNT0) to determine which is larger to generate PWM waveforms with the desired duty.

The PWM compare register of each phase has a compare register (double-buffer structure). The PWM compare register value is loaded into the corresponding compare register at every PWM period (when the internal counter value matches the MDPRD0 value). It is also possible to update the compare register at every half PWM period.



Three-phase PWM waveforms can be generated in the following two modes:

(1) 3-phase independent mode:

Each of the PWM compare registers for the three phases is set independently to generate independent PWM waveforms for each phase. This mode is used to generate drive waveforms such as sinusoidal waves.

(2) 3-phase common mode:

Only the U-phase PWM compare register is set to generate identical PWM waveforms for all the three phases. This mode is used for rectangular wave drive of brushless DC motors.

The pulse width modulation circuit generates PWM interrupt requests in synchronization with PWM waveforms. The PWM interrupt period can be set to half a PWM period, one PWM period, two PWM periods, or four PWM periods.

When the PWM interrupt period is set to two or four PWM periods, the first interrupt after the counter is started occurs at any timing in the specified period. For example, if an interrupt is to be generated at every four PWM periods, the first interrupt will be generated any time during the first to fourth PWM periods with the second and subsequent interrupts generated at every fourth PWM period.



Figure 14.3.4 MDPRD0 Reload Timing (Triangular Wave, Interrupt at Every 0.5 PWM Period)



PMD0 Control Register







**Note: The settings in the MDCR0 register must be changed while the PWMEN bit is 0. It is also not allowed to change the MDCR0 settings at the same time as writing to the PWMEN bit to start or stop the PWM counter.** 



TX<br>System<br>RISC





#### Detailed Description of the PMD0 Registers

Setting the SYNCEN bit of the MDCR0 register to 1 enables the PMD synchronized start function. When the PWMEN bit of the MDCR0 is set to 1 with the PMD synchronized start function enabled, PMD0 is put on standby for starting as soon as the PWMEN bit of the MDCR1 is set to 1 to start PMD1. By setting the SYNCEN and PWMEN bits simultaneously, PMD0 can be put on standby for synchronized start.

When the synchronized start function is enabled for both PMD0 and PMD1 (MDCR0.SYNCEN=1, MDCR1.SYNCEN $\cong$ 1), the channel that is enabled first (MDCRx.PWMEN bit=1) is put on standby and starts operating as soon as the other channel is enabled.

Even when the synchronized start function is enabled, registers are set independently for each channel. To operate PMD0 and PMD1 with the same conditions, it is necessary to set the PMD0 and PMD1 registers identically.

Example: To start PMD0 in synchronization with PMD1

 $MDCR0 = 0y********^{1****}1$  ; SYNCEN=1 (Enable the synchronized start function.) ; PWMEN=1 (Put PMD0 on standby.) MDCR1 = 0y\*\*\*\*\*\*\*\*\_\*\*\*\*\*\*\*1 ; PWMEN=1 (Start PMD1.)

# 14.3.3 Conduction Control Circuit



The conduction control circuit performs output port control according to the settings made in the PMD output register (MDOUT0). The MDOUT0 register bits are divided into two parts: settings for the synchronization signal for port output and settings for port output. The latter part is double-buffered and update timing can be set as synchronous or asynchronous to PWM.

The output settings for six port lines are made independently for each of the upper and lower phases through the POLH and POLL bits of the MDOUT0 register. In addition, the UOC, VOC and WOC bits of the MDOUT0 register are used to select PWM or H/L output for each of the U, V, and W phases. When PWM output is selected, PWM waveforms are output. When H/L output is selected, output is fixed to either a high or low level. [Table 14.3.1](#page-285-0) shows a summary of U-phase port outputs according to port output and polarity settings in the MDOUT0.







Note 1: Before changing the POLH, POLL and PSYNCS bits of the MDOUT0 register, make sure that the MDCR0.PWMEN bit **is cleared to 0.** 

**Note 2: The xPWM and xOC bits of the MDOUT0 register are double-buffered; the values written to these bits take effect according to the timing selected in the MDOUT0.PSYNCS field.** 

### Table 14.3.1 Summary of U-Phase Port Outputs according to the UOC and UPWM Settings

Polarity: Active high (POLH, POLL=1) Polarity: Active low (POLH, POLL=0)

<span id="page-285-0"></span>

The VOC and VPWM bits and the WOC and WPWM bits should be set for the V phase and the W phase, respectively, as shown in the above table.



# 14.3.4 EMG Protection Circuit



The EMG protection circuit is activated when the EMG input from the EMG0 (PA6) pin becomes the active state specified in the port A EMG control register (PAECR). When the PA6 pin is not configured as an EMG input pin, the EMG protection circuit does not function.

The EMG protection circuit offers an emergency stop mechanism: when the EMG input is asserted, an EMG interrupt request (INTEMG0) is generated and the PMDTRG0 output to the AD converter is disabled.

When only the PMD is protected with the EMG input pin enabled, all six port output lines output inactive signals.

EMG protection is set through the EMG control register (EMGCR0). A read value of 1 in the EMGST bit of the EMGCR0 indicates that the EMG protection circuit is active. In this state, EMG protection can be released by setting all the port output lines inactive  $(MBOUT[10:0] = 00000000000)$  and then setting the EMGRS bit of the EMGCR0 to 1.

To disable the EMG protection function, the following sequence of operations must be performed consecutively. This sequence becomes invalid if it is interrupted by any operation on the EMGCR0 or EMGREL0 register before it is completed.

- 1) Write 0x5A in the EMGREL0 register.
- 2) Write 0xA5 in the EMGREL0 register.
- 3) Clear the EMGEN bit of the EMGCR0 register to 0.

If protection is released in the EMG protection circuit while the EMG input pin is asserted, protection is applied again. For details about the port settings related to the EMG protection function, see section 8.12 Notes on Using the EMG Input Pins (PA6, PA8).

ra<br>System<br>**RISC** 

# EMG0 Release Register 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 Bit Symbol | **EMGREL** EMGREL0 Read/Write News 2008 Read Write News 2008 Read Property 2008 Read Property 2008 Read Property 2008 Read  $(0x$ FFFF $_C$ C31C) Reset Value  $0x00$ Function The EMG protection circuit can be disabled by writing 0x5A and 0xA5 in this order to this register<br>Function  $\frac{1}{2}$ and then clearing EMGCR0.EMGEN bit to 0. EMG0 Control Register  $7 \mid 6 \mid 5 \mid 4 \mid \sim 3$  (  $\sqrt{2} \mid 1 \mid 0$ Bit Symbol  $\begin{vmatrix} - & - & - & - & - \\ - & - & - & - \end{vmatrix}$   $\rightarrow$   $\rightarrow$   $\rightarrow$  EMGRS | EMGEN EMGCR0 Read/Write R R R R R R W R/W  $(0 \times$ FFFF\_C320) Reset Value 0 0 0 0 0 0  $\cup$  0 0 0 1



# Detailed Description of the EMG Control Register


### 14.3.5 Dead Time Control Circuit



The dead time control circuit consists of a dead time unit and an output polarity switching unit.

For each of the U, V, and W phases, the ON delay circuit introduces a delay (dead time) when the upper and lower phases are switched to prevent a short circuit. The dead time is set to the DTR field in the MDCR0 register as an 8-bit value with a resolution of 71.4 ns (at IMCL $K = 28$  MHz). No delay time is inserted when DTR=0x00.

The output polarity switching unit allows the polarity (active high or active low) of the upper and lower phases to be independently set through the POLH and POLL bits of the MDOUT0 register.

|                                 |                    |                                                                  | 6                    | 5            | 4                 | З             | 2   |              |              |  |  |
|---------------------------------|--------------------|------------------------------------------------------------------|----------------------|--------------|-------------------|---------------|-----|--------------|--------------|--|--|
| MDCR0                           | <b>Bit Symbol</b>  | <b>UPDWN</b>                                                     |                      | <b>DTYMD</b> | <b>PINT</b>       | <b>INTPRD</b> |     | <b>PWMMD</b> | <b>PWMEN</b> |  |  |
| (0xFFFF_C300)                   | Read/Write         | R                                                                | R/W                  | R/W          | R/W               |               | R/W | R/W          | R/W          |  |  |
|                                 | <b>Reset Value</b> | 0                                                                | 0                    | 0            | 0                 | 0             |     | 0            | 0            |  |  |
|                                 | Function           |                                                                  | Must be set<br>to 0. |              |                   |               |     |              |              |  |  |
|                                 |                    | 15                                                               | 14                   | 13           | $12 \overline{ }$ | 11            | 10  | 9            | 8            |  |  |
| <b>DTR</b><br><b>Bit Symbol</b> |                    |                                                                  |                      |              |                   |               |     |              |              |  |  |
|                                 | Read/Write         | R/W                                                              |                      |              |                   |               |     |              |              |  |  |
|                                 | <b>Reset Value</b> | 0x00                                                             |                      |              |                   |               |     |              |              |  |  |
|                                 | Function           | Dead time: 71.4 ns $\times$ 8 bits (max. 18.2 µs) IMCLK = 28 MHz |                      |              |                   |               |     |              |              |  |  |

PMD0 Control Register



## 14.3.6 Sync Sampling Signal Generation Circuit

Figure 14.3.8 Sync Sampling Signal Generation Circuit

The sync sampling signal generation circuit generates trigger signals for starting ADC sampling in synchronization with PWM. The ADC trigger signal (PMDTRG0) is generated by a match between the MDCNT0 and TRGCMP0. The signal generation timing can be selected from up-count match, down-count match, and up-/down-count match. When the edge PWM mode is selected, the ADC trigger signal is generated on an up-count match. When PWM output is disabled (MDCR0.PWMEN=0) or EMG protection is applied, trigger output is also disabled.







**Note: The TRG0MD, TRG1MD and TRG2MD fields must be set while MDCR0.PWMEN=0.** 



 $\bigtriangledown$ 

**Note1: The trigger compare registers must be set to satisfy the following conditions:** 

**1** < **RGCMP00, TRGCMP01, TRGCMP02** <**MDPRD0** 

**Note 2: These registers are double-buffered; the values written to these registers take effect at the following** 

**timings:** 

**TRGxMD=001: The register values take effect when MDCNT0=MDPRD0.** 

**TRGxMD=010: The register values take effect when MDCNT0=0.** 

**TRGxMD=011: The register values take effect when MDCNT0=MDPRD0 or 0.** 

# 15. Encoder Input Circuit

### 15.1 Functional Overview

- (1) Allows direct input of the incremental encoder signal.
- (2) Contains a x4 multiplier circuit and a rotation direction control circuit.
- (3) Contains an absolute position detection counter.
- (4) Generates an interrupt on a match with the encoder pulse position set value.
- (5) Incorporates noise filters in the signal input part.





**Note: Unless otherwise specified, the registers for the encoder input circuit must be accessed as a 16-bit quantity. Bit manipulation instructions cannot be used on these registers.** 

# 15.2 Register Description

#### Encoder Input Control Register

 $(0x$ FFFF\_C40





**Note 1: The ENTNCR register must be set after all the other relevant registers have been set.** 

**Note 2: Do not change the settings in this register other the ENCLR and CUNEN bits while the encoder counter is operating.**  Note 3: If the CUNEN bit is cleared to 0 when ENCNT=ENINT, the INTENC interrupt is generated.

Note 4: To re-enable the encoder counter after disabling it by CUNEN=0, clear the counter value by using the ENCLR bit.



## Table 15.2.1 Detailed Description of the Encoder Input Control Register



When the encoder counter (ENCNT) is up-counting, the counter is zero-cleared on the next ENCLK timing after the count value reaches the ENRELOAD value. When the encoder counter (ENCNT) is down-counting, it is re-loaded with the ENRELOAD value on the next ENCLK timing after the counter value reaches 0.



When the encoder counter (ENCNT) value reaches the ENINT value, an interrupt request (INTENC ) is generated. When ZEN=1, however, an interrupt request is not generated until the ZDET bit is set to 1.



When the motor is rotating in CW direction, the encoder counter is an up-counter to be zero-cleared on the next ENCLK timing after the count value reaches the ENRELOAD value. When the motor is rotating in CCW direction, the encoder counter is a down-counter to be re-loaded with the ENRELOAD value on the next ENCLK timing after the count value reaches 0.

# 15.3 Operation



Figure 15.3.2 Encoder Input Circuit Timing Chart (2) (ZEN=0, ENRELOAD=0x5DB)

- (1) Each incremental encoder signal is connected to phase A, phase B, and phase Z, respectively. This signal is multiplied by four for being counted.
- (2) When the motor is rotating in CW direction (phase A is 90 degrees ahead of phase B), the encoder counter operates as an up-counter. When the count value reaches the ENERELOAD value, the counter is zero-cleared on the next ENCLK timing for counting up.
- (3) When the motor is rotating in CCW direction (phase A is 90 degrees behind phase B), the encoder counter operates as a down-counter. When the count value reaches 0, the counter is re-loaded with the ENRELOAD value on the next ENCLK timing for counting down.
- (4) When ZEN=1, the encoder counter is zero-cleared on the rising edge of phase Z (ZDETECT) while the motor is rotating in CW direction and on the falling edge of phase  $\mathbb{Z}/\mathbb{Z}$  (ZDETECT) in the case of CCW direction. When ENCK and ZDETECT coincide with each other, no count operation is performed and the counter is zero-cleared.
- (5) When a 0 is written to the ENCLR bit, the counter is zero-cleared.
- (6) An interrupt request can be generated when the counter value reaches the ENINT value. When ZEN=1, however, an interrupt request cannot be generated until the ZDET bit is set to 1.
- (7) The ZDET bit is zero-cleared when a 1 is written to the CUNEN bit and at reset, and it is set to 1 on the next ZDETECT timing (regardless of the ZEN value).
- (8) The U/D bit is set to 1 when CW rotation is detected and to 0 when CCW rotation is detected.

## 15.4 How to Use the Encoder Input Circuit

### 15.4.1 Using the Encoder Interrupt Request

- (1) Set the encoder pulse count.
	- Assuming that the encoder requires 1200 pulses for one rotation, the pulse count (after being multiplied by 4) is set as follows:



(2) Set the encoder compare register value.

For generating an interrupt request at counter value =  $1000$  (03E8H), the encoder compare register is set as follows:



(3) Enable the encoder counter, interrupt request, and Z-phase detection.



#### (4) Operation

- 1. As the encoder rotates, the encoder decoder outputs x4 pulses (ENCLK) and rotation direction (U/D).
- 2. The encoder counter counts ENCLK pulses. Whether to count up or down is determined by rotation direction.
- 3. When phase Z is detected, the encoder counter is cleared. In the case of up-counting, when the count value matches the ENRELOAD register value, the counter is zero-cleared on the next ENCLK timing. In the case of down-counting, when the count value reaches 0, the counter is re-loaded with the ENRELOAD register value on the next ENCLK timing.
- 4. Up to the first  $\widehat{z}$ -phase detection, the encoder counter value indicates not the absolute position of the actual encoder but the relative position from count start time. When phase Z is detected, the  $\angle 2$ DET is set to 1 and the counter value now indicates the absolute position.
- 5. When a match occurs between the encoder compare register (ENINT) value and the encoder count value and the ZDET is set to 1, an ENINT interrupt request is generated. This interrupt request is generated regardless whether the counter is counting up or down.





# 16. ROM Correction

This chapter describes the ROM correction function supported by the TMP19A71.

**Note: The registers for the ROM correction function must be accessed as a 32-bit quantity. Bit manipulation instructions cannot be used on these registers.** 

### 16.1 Features

- Up to eight 8-word sequences of data can be replaced.
- When the physical address stored in an address register (ADDREGn) matches the program counter (PC) value or the address generated by the DMAC (the lower five bits of the address are "don't care"), the data at the specified address in the on-chip ROM is replaced with the data from the RAM area corresponding to the address register.
- Writing an address to an address register causes ROM correction for the address to be enabled automatically. A reset is required to disable the ROM correction function.
- A correction requiring the replacement of more than eight words can be performed by replacing the ROM data with an instruction code which makes a branch to a specified location in the RAM area which contains substitution data.

### 16.2 Operation

To correct data in a ROM area (or a projected ROM area), store the physical address of the area in an address register (ADDREGn). Store the substitution data in the RAM area corresponding to the address register. Writing an address to an address register causes ROM correction for the address to be enabled automatically. Upon reset, the ROM correction function is disabled. If the initial routine executed upon reset is used to correct ROM data, write  $\underline{\mathbf{a}}$ physical address to the relevant address register after a reset is released. The address registers to which addresses are written are enabled for ROM correction. When the stored address matches the PC value (if the TX19A core processor owns the bus) or the source or destination address issued by the DMAC (if the DMAC owns the bus), the data at the specified address in the ROM is replaced with the data stored in the corresponding RAM area. For example, storing addresses in the ADDREG0 and ADDREG3 enables correction for the respective ROM areas, so that the ROM correction circuit block constantly monitors the PC and DMAC-issued addresses for a match with a specified address and, if a match is detected, replaces data, while ignoring the ADDREG2 and ADDREG4 to ADDREG7. Each address register has bits 31:5 although only bits 17:5 are used for address comparison, in order to simplify the circuit. A match detected in the ROM correction circuit is internally ANDed with the ROMCS signal, which indicates a specified ROM address block, to determine an exact match. ROM addresses specified for correction must be located on eight-word boundaries, i.e., the lower five bits are 0. In other words, ROM data is always replaced in 32-byte units. If only part of 32 bytes needs to be replaced, substitution RAM data corresponding to the other bytes must be the same as the current data in the corresponding ROM addresses.

The following table shows the relationship between the address registers and RAM areas.

|                   | Address Register                           | RAM Area                     |                 |  |  |  |  |  |
|-------------------|--------------------------------------------|------------------------------|-----------------|--|--|--|--|--|
|                   | ADDREG0                                    | 0xFFFF_BF00 to 0xFFFF_BF1F   |                 |  |  |  |  |  |
|                   | ADDREG1                                    | 0xFFFF_BF20 to 0xFFFF_BF3F   |                 |  |  |  |  |  |
|                   | ADDREG2                                    | 0xFFFF_BF40 to 0xFFFF_BF5F   |                 |  |  |  |  |  |
|                   | ADDREG3                                    | 0xFFFF_BF60 to 0xFFFF_BF7F   |                 |  |  |  |  |  |
|                   | ADDREG4                                    | 0xFFFF_BF80 to 0xFFFF_BF9F   |                 |  |  |  |  |  |
|                   | ADDREG5                                    | 0xFFFF_BFA0 to 0xFFFF_BFBF   |                 |  |  |  |  |  |
|                   | ADDREG6                                    | OxFFFF_BFC0 to OxFFFF_BFDF   |                 |  |  |  |  |  |
|                   | ADDREG7                                    | OxFFFF_BFE0 to 0xFFFF_BFFE>  |                 |  |  |  |  |  |
|                   |                                            |                              |                 |  |  |  |  |  |
|                   | G-BUS                                      |                              |                 |  |  |  |  |  |
|                   |                                            |                              |                 |  |  |  |  |  |
|                   | <b>Address Registers</b><br><b>ADDREGx</b> | TX19A Core Processor         |                 |  |  |  |  |  |
| Compare<br>Enable | Compare<br>Address [17:5]                  | Load/Fetch<br>Address [17:5] |                 |  |  |  |  |  |
|                   | <b>Compare Circuit</b>                     |                              |                 |  |  |  |  |  |
|                   |                                            |                              |                 |  |  |  |  |  |
|                   | Conversion                                 |                              |                 |  |  |  |  |  |
|                   | Enable                                     |                              |                 |  |  |  |  |  |
| Converter         |                                            |                              |                 |  |  |  |  |  |
|                   | Conversion<br>Address                      |                              | Address         |  |  |  |  |  |
|                   | <b>RAM</b>                                 |                              | <b>ROM</b>      |  |  |  |  |  |
|                   |                                            | <b>ROMCS</b><br><b>RAMCS</b> |                 |  |  |  |  |  |
|                   |                                            |                              |                 |  |  |  |  |  |
|                   | <b>RAM Data</b>                            | Signal<br>Signal             | <b>ROM Data</b> |  |  |  |  |  |

Table 16.2.1 Relationship between the ADDREGn Registers and RAM Areas





TX<br>System<br>RISC

# 16.3 Registers



TX<br>System<br>RISC















# 17. Flash Memory

This chapter describes the hardware configuration and operation of the flash memory contained in the TMP19A71.

### 17.1 Overview

- 17.1.1 Features
	- 1) Memory capacity



The TMP19A71 contains 2 Mbits (256 Kbytes) of flash memory, which is divided into two 128-Kbyte blocks. Each block can be independently protected from program and erase operations. While the TX19A core processor can access the flash memory through a full 32-bit data bus, an external flash programmer can only access the flash memory through a 16-bit data bus.

2) Program and erase times

Chip program time (including verify): 5 seconds (typ.)

Chip erase time (including verify): 20 seconds (typ.)

Note: These program and erase times are typical values not including data transfer overhead. The actual chip program and erase times depend on the programming method used.

### 3) Programming modes

The TMP19A71 flash memory can be programmed while mounted on a user board (On-Board Programming mode) or by using an EPROM programmer (Programmer mode).

On-Board Programming modes 1997 1) User Boot mode A user-created programming algorithm can be used. 2) Single Boot mode A Toshiba-defined serial interface protocol is used. • Programmer mode A general-purpose programmer can be used. (T. B. D)

5) Programming method

Programming operations of the TMP19A71 flash memory are controlled by commands except for a few functions. The TMP19A71 contains a command sequencer which recognizes programming commands and automatically executes corresponding sequences of operation. This feature eliminates the need for the user to code complex program and erase sequences.

The TMP19A71 provides an anti-programmer security feature for protecting the on-chip flash memory from being read by programming equipment. The TMP19A71 also allows the user to protect individual blocks of the flash memory from program or erase operations. This block protection feature is implemented by software; the hardware method (high voltage application) is not supported. The anti-programmer security feature is automatically enabled when both of the two blocks are placed under protection. When the Unprotect command is executed, the flash memory is automatically erased before block protection is lifted to ensure data security.



## Table 17.1.1 Modified/Deleted Auto Programming Features

### 17.1.2 Block Diagram



### 17.2 Operating Modes

The TMP19A71 offers a total of four operating modes as shown in the table below.



7 (



The on-chip flash memory can be programmed in one of the following three modes: User Boot mode, Single Boot mode and Programmer mode. Of these modes, User Boot mode and Single Boot mode allow the flash memory to be programmed while the TMP19A71 is mounted on a printed circuit board. These two modes are collectively referred to as on-board programming modes.

The logic states on the TEST0, P90 to P93 and P94 (BOOT) pins during a reset sequence determine the mode of operation for the flash memory, as shown in [Table 17.2.2.](#page-307-0) After the reset state is released, P94 (BOOT) and P90 to P93 can be configured as general-purpose I/O pins.

After a reset, the TX19A core processor operates in compliance with the selected mode. When Programmer mode is selected, however, the RESET pin must be held at logic 0. The input pins listed in [Table 17.2.2](#page-307-0) must remain stable once the flash memory is put in a given mode of operation.

<span id="page-307-0"></span>

To reset the TMP19A71, the RESET input must be kept at logic 0 at least for 10 ms after power-up.

### 17.2.2 Memory Maps

The memory map for the TMP19A71 varies according to the mode of operation selected for the on-chip flash memory, as shown below.



<span id="page-308-0"></span>**Note: The addresses shown above are physical addresses.** 

Figure 17.2.2 TMP19A71 Memory Maps

When the TMP19A71 is started in Single Boot mode, the boot ROM (mask ROM) is mapped to an 8-Kbyte area starting from the reset vector (0x1FC0\_0000), and the flash memory is mapped from  $0x4000_00000$ .

When the TMP19A71 is started in Single-Chip mode, the flash memory is mapped from the reset vector, and the flash memory shadow is mapped from 0x4000\_0000.

The following descriptions use virtual addresses, unless otherwise noted.

As shown in Figure 17.2.3, the TMP19A71 flash memory is comprised of two 128-Kbyte blocks.

$$
256KB \quad \text{128KB} \quad \text{Block 0} \\ \text{128KB} \quad \text{Block 1}
$$

Figure 17.2.3 Flash Memory Block Architecture





17.2.3 Block Protection

The TMP19A71 flash memory is comprised of two 128-Kbyte blocks. To protect stored data from any program and erase operations, each block has a protect bit, which can be set by executing the Block Protect command sequence. Blocks in protection mode are protected from even the Chip Erase and Multi-Block Erase commands; these commands erase only unprotected blocks. Since protection status is stored in flash memory cells, it is retained if the chip is powered off. When both blocks are protected, the data stored in them cannot be read in Programmer mode, which provides a security feature (hereinafter referred to as the anti-programmer security feature).

#### 17.2.4 Security Features When the TX19A Core Processor Is Active

[Table 17.2.4](#page-309-0) shows the security features available when the TX19A core processor is active. BLKA indicates Block 0 (at addresses 0xBFC0\_0000 to 0xBFC1\_FFFF), and BLKB indicates Block 1 (at addresses 0xBFC2\_0000 to 0xBFC3\_FFFF).

<span id="page-309-0"></span>In Programmer mode in which a general-purpose EPROM programmer is used, the security features available differ from those shown in the table below.

| <b>DSU Function</b>           | Enabled     |       |                |           | Disabled   |  |     |                |
|-------------------------------|-------------|-------|----------------|-----------|------------|--|-----|----------------|
| <b>BLKA</b> Write Protect     | OFF         |       | ΟN             |           | OFF        |  | OΝ  |                |
| <b>BLKB Write Protect</b>     | OFF         |       | OFF I          | <b>ON</b> | <b>OFF</b> |  | OFF | <b>ON</b>      |
| Use of DSU                    | Yes         | Yes   | Yes            |           |            |  |     | $\overline{N}$ |
| <b>BLKA Read</b>              | $\sqrt{es}$ | Yes   | Yes            |           |            |  |     | Yes            |
| <b>BLKB Read</b>              | Yes         | Yes   | Yes            |           |            |  |     | Yes            |
| BLKA Program (Write)          | Yes         | Yes   | No             |           |            |  |     | No.            |
| <b>BLKB Program (Write)</b>   | Yes         | No    | Yes            |           |            |  |     | No.            |
| <b>BLKA</b> Erase             | Yes         | Yes   | $\times$       |           |            |  |     | No.            |
| <b>BLKB</b> Erase             | Yes         | No    | Yes            |           |            |  |     | No.            |
| <b>Chip Erase</b>             |             |       | Yes Yes*1Yes*1 |           |            |  |     | No.            |
| <b>BLKA Protect</b>           | Yes         | Yes   | Yes.           |           |            |  |     | Yes            |
| <b>BLKB Protect</b>           | Yes i       | Yes i | Yes            |           |            |  |     | Yes            |
| Unprotect (All Blocks)        | Yes         | Yes   | Yes            |           |            |  |     | Yes            |
| <b>ID Read/Protect Verify</b> | Yes         | Yes i | Yes            |           |            |  |     | Yes            |

Table 17.2.4 Security Features of the TX19A Core Processor

Yes: Can be used

No: Cannot be used

--: Not supported

\*1: The Chip Erase command erases only unprotected blocks.

#### DSU (EJTAG)-Probe Interface

The DSU-probe interface is used solely for software debugging using an external DSU-probe unit. Consult the DUS-probe operation manual for the details on debugging using the DSU-probe. When the TMP19A71 is in DUS (EJTAG) mode, the on-chip flash memory provides a security feature.

(1) Permitting and prohibiting the use of a DSU-probe

The TMP19A71 supports on-board debugging while it is installed on a printed circuit board. The TMP19A71 provides a feature to prohibit the use of a DSU-probe to prevent intrusive access to the flash memory. In DSU Prohibit mode, a DSU-probe is denied access to the entirety of the flash memory.

(2) DSU Prohibit mode (Disabling debugging with a DSU-probe)

Once program debugging is completed, write the Protect command to both blocks. This turns on the anti-programmer security feature. While the flash memory is in the secure state, a DSU-probe cannot read its contents. When the chip is powered off and powered on again, the flash memory is put in DSU Prohibit mode, which disables debugging using a DSU-probe until the flash memory exits DSU Prohibit mode.

(3) DSU Permit mode (Enabling debugging with a DSU-probe)

The flash memory can only be brought out of DSU Prohibit mode by clearing the DSUOFF bit in the SEQMOD to 0 and then writing a special code  $(0x0000_00C5)$  to the DSU Security Control (SEQCNT) register. This prevents runaway software from inadvertently turning off the DSU Prohibit feature. When the flash memory exits DSU Prohibit mode, the DSU interface is enabled. The flash memory can be secured again by setting the DSUOFF bit in the SEQMOD to 1 and writing 0x0000\_00C5 to the SEQCNT while the chip is powered.





**Note 1: The setting of the DSUOFF bit takes effect after the SEQCNT register is set.** 

**Note 2: This register must be accessed as a 32-bit quantity. Bits 1 to 31 are read as 0.** 

**Note 3: In the flash-version device, this register is initialized by a power-on reset.** 

**Note 4: This register does not support bit manipulation instructions.** 



Figure 17.2.4 Using the DSU Prohibit Feature

## 17.3 On-Board Programming Mode

On-board programming allows re-programming of the flash memory while the TMP19A71 is soldered on a printed circuit board. The TMP19A71 provides two types of on-programming mode. In Single Boot mode, new data comes from a serial port under control of a Toshiba-provided routine in the boot ROM. User Boot mode allows you to create an algorithm of your own for flash memory erase and program operations.

The TMP19A71 flash memory provides an anti-programmer security feature to prevent intrusive access to the flash memory while in Programmer mode. This security feature can be enabled upon completion of on-board programming to protect ROM data from being read by third parties.

### 17.3.1 User Boot Mode (Single-Chip Mode)

User Boot mode allows you to create a programming algorithm of your own. User Boot mode is one of the two submodes in Single-Chip mode; the other submode is Normal mode in which the TX19A core processor executes the user application. To re-program the flash memory, the mode of operation must be switched from Normal mode to User Boot mode. The user application code must include a mode judgment routine.

The user must define the conditions for mode switching, based on the logic states on I/O ports of the TMP19A71. Additionally, the user must incorporate a programming algorithm into the user application code. After User Boot mode is entered, this programming algorithm is copied into the on-chip RAM to re-program the flash memory.

The flash memory cannot be read while it is being erased or programmed. While the flash memory is being erased or programmed, all interrupts including nonmaskable interrupts must be disabled. Once re-programming is complete, it is recommended to protect flash memory blocks as required from accidental corruption.

The pages that follow describe the general procedures for two cases where the programming routine is: a) stored within the TMP19A71 flash memory, and b) loaded from an external controller. For a detailed description of program and erase operations, see Section 17.4 On-Board Programming and Erasure.

### **User Boot Mode**

(1-A) Method 1: Storing a programming routine in the flash memory

- (1) Determine the conditions (e.g., pin states) required for the flash memory to enter User Boot mode and the I/O bus to be used to transfer new program code. Create hardware and software accordingly. Before installing the TMP19A71 on a printed circuit board, write the following program routines into a flash block using programming equipment.
	- (a) Mode judgment routine: Code to determine whether or not to switch to User Boot mode
	- (b) Programming routine: Code to download new program code from a host controller and re-program the flash memory
	- (c) Copy routine: Code to copy the flash programming routine from the TMP19A71 flash memory to the TMP19A71 on-chip RAM

Routines (a), (b) and (c) are collectively called the programming procedure.



(2) The mode judgment routine written in one of the blocks in the flash memory determines whether to put the TMP19A71 flash memory in User Boot mode. If the specified conditions are met, the flash memory enters User Boot mode.



(3) Once User Boot mode is entered, execute the copy routine to copy the flash programming routine to the TMP19A71 on-chip RAM.



(4) Jump program execution to the flash programming routine in the on-chip RAM to erase the flash block containing the old application program code. All interrupts including RESET and NMI must be disabled until new application program code has been written to the flash memory.



(5) Continue executing the flash programming routine to download new application program code from the host controller and program it into the erased flash block. Once programming is complete, turn on the protection of that flash block.



(6) Drive the RESET pin low to reset the TMP19A71 and enter Normal mode or jump to an arbitrary address to execute the new user application program.



- (1-B) Method 2: Transferring a programming routine from an external host
- (1) Determine the conditions (e.g., pin states) required for the flash memory to enter User Boot mode and the I/O bus to be used to transfer new program code. Create hardware and software accordingly. Before installing the TMP19A71 on a printed circuit board, write the following program routines into a flash block using programming equipment.
	- (a) Mode judgment routine: Code to determine whether or not to switch to User Boot mode
	- (b) Transfer routine: Code to download new program code from a host controller

Routines (a) and (b) are collectively called the programming procedure.

Also, prepare the following routine on the host controller.

(c) Programming routine: Code to re-program the flash memory



 $(2)$  The mode judgment routine written in one of the blocks in the flash memory determines whether to put the TMP19A71 flash memory in User Boot mode. If the specified conditions are met, the flash memory enters User Boot mode.



- TMP19A71 Flash Memory RAM [Programming Procedure] (a) Mode Judgment Routine Old Application Program Code Host Controller | New Application Program Code I/O (b) Transfer Routine (c) Programming Routine (c) Programming Routine
- (3) Once User Boot mode is entered, execute the transfer routine to download the flash programming routine from the host controller to the TMP19A71 on-chip RAM.

(4) Jump program execution to the flash programming routine in the on-chip RAM to erase a flash block containing the old application program code. All interrupts including RESET and NMI must be disabled until new application program code has been written to the flash memory.



(5) Continue executing the flash programming routine to download new application program code and program it into the erased flash block. Once programming is complete, turn on the protection on that flash block.



 (6) Drive the RESET pin low to reset the TMP19A71 and enter Normal mode or jump to an arbitrary address to execute the new user application program.



### 17.3.2 Single Boot Mode

In Single Boot mode, the flash memory can be re-programmed by using a program contained in the TMP19A71 on-chip boot ROM. This boot ROM is a masked ROM. When Single Boot mode is selected upon reset, the boot ROM is mapped to the address region including the interrupt vector table while the flash memory is mapped to an address region different from it (see [Figure 17.2.2](#page-308-0)).

Single Boot mode allows for serial programming of the flash memory. The SIO (SIO2) of the TMP19A71 is connected to an external host controller. Via this serial link, a programming routine is downloaded from the host controller to the TMP19A71 on-chip RAM. Then, the flash memory is re-programmed by executing the programming routine. The host sends out both commands and programming data to re-program the flash memory.

Communications between the SIO2 and the host must follow the prescribed protocol described later. To secure the contents of the flash memory, password verification is performed before a programming routine is downloaded into the on-chip RAM. If password verification fails, the transfer of a programming routine itself is aborted. All interrupts including nonmaskable interrupts must be disabled while the boot program is executed.

Once re-programming is complete, it is recommended to protect flash memory blocks as required from accidental corruption during subsequent operation in Single-Chip (Normal) mode. For a detailed description of erase and program operations, see section 17.4 On-Board Programming and Erasure.

### **Single Boot Mode**

(2-A) General procedure: Using a programming algorithm in the on-chip boot ROM

(1) The flash block containing the older version of the program code need not be erased before executing the programming routine. Since a programming routine and programming data are transferred via the UART2 or SIO2, the UART 2 or SIO2 pins must be connected to a host controller. Prepare a programming routine on the host controller. (The SIO2 is used here.)



(2) Reset the TMP19A71 with the mode setting pins held at appropriate logic values for re-booting from the on-chip boot ROM. In Single Boot mode, the 12-byte password transferred from the host controller is first compared to the password stored in the user application program in the flash memory. (If the flash memory has already been erased, password verification is performed using the erased data.)



(3) If password verification is successful, the boot program loads the programming routine from the host controller into the on-chip RAM. The programming routine must be stored in the address range of 0xFFFF\_9800 to 0xFFFF\_AFFF.



(4) The TX19A core processor jumps to the programming routine in the on-chip RAM to erase the flash block containing the old application program code. (The Block Erase or Chip Erase command may be used.)



(5) Next, the programming routine loads new application program code from the host controller into the erased flash block. Once programming is complete, the flash block is placed under protection.

In the example below, new program code comes from the same host controller via the same SIO channel as for the programming routine. However, once the programming routine has begun to execute, the transfer path and the source of the transfer can be changed as desired. Create board hardware and a programming routine to suit your particular needs.

Note: The boot ROM provides no vector area for all maskable interrupts and NMI. While the programming routine is executed, no exception should be allowed to occur.



(6) When the flash memory has been programmed, power off the board and disconnect the cable connecting the host controller. Then, turn on the power again and re-boot the TMP19A71 in Single-Chip mode (Normal mode) to execute the new application program.



(1) Connection examples in Single Boot mode

In Single Boot mode, serial transfer is used to re-program the flash memory while the TMP19A71 is installed on a printed circuit board. In this mode, the SIO (channel 2) of the TMP19A71 is connected to a host controller (programming tool). The host controller issues commands to the target board to perform programming operations. [Figure 17.3.1](#page-323-0) and [Figure](#page-324-0)  [17.3.2](#page-324-0) show examples of host-to-target connection.



<span id="page-323-0"></span>Figure 17.3.1 Example of Connection between a Host Controller and a Target Board in Single Boot Mode (when the SIO2 is configured for UART mode)


Figure 17.3.2 Example of Connection between a Host Controller and a Target Board in Single Boot Mode (when the SIO2 is configured for I/O Interface mode)



(2) Configuring for Single Boot mode

To perform on-board programming, boot up the TMP19A71 in Single Boot mode, as shown below.

```
TEST0 = 0BOOT = 0RESET = 0 \rightarrow 1
```
While the RESET pin is held at logic 0, set the TEST0 and BOOT (P94) pins at the logic values shown above. Then, driving the RESET pin high boots up the TMP19A71 in Single Boot mode.

(3) Memory map

[Figure 17.3.3](#page-325-0) shows a comparison of the memory maps in Single-Chip (Normal) mode and Single Boot mode. In Single Boot mode, the on-chip flash memory is mapped to physical addresses  $0x4000$  0000 through  $0x400F$  FFFF and virtual addresses  $0x0000$  0000 through  $0x000F$ \_FFFF. The on-chip boot ROM (mask ROM) is mapped to physical addresses 0x1FC0\_0000 through 0x1FC0\_1FFF.



<span id="page-325-0"></span>**Note: The addresses shown above are physical addresses.** 

Figure 17.3.3 Memory Maps for Normal and Single Boot Modes

# (4) Interface Specifications

•

In Single Boot mode, an SIO channel is used for communications with a programming controller. Both UART (asynchronous) and I/O Interface (synchronous) modes are supported. To perform on-board programming, the interface specifications shown below must also be set on the controller side.





## Table 17.3.1 Required Pin Connections

<span id="page-326-0"></span>(5) Data Transfer Format

Table 17.3.2 lists the commands to be issued from the host controller to the target board in Single Boot mode. Tables 17.3.3 to 17.3.5 illustrate the sequence of two-way communications that should occur in response to each command.





<span id="page-327-0"></span>

|                 | <b>Byte</b>                 | Data Transferred from the Controller<br>to the TMP19A71                                                 | <b>Baud Rate</b>                   | Data Transferred from the TMP19A71<br>to the Controller                                                                                                                                                                 |
|-----------------|-----------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Boot ROM</b> | 1st byte                    | Serial operation mode and baud rate<br>For UART mode<br>0x86<br>For I/O Interface mode (Note 2)<br>0x30 | Specified<br>baud rate<br>(Note 1) |                                                                                                                                                                                                                         |
|                 | 2nd byte                    |                                                                                                         |                                    | ACK for the serial operation mode byte<br>For UART mode<br>Normal acknowledge<br>0x86<br>(The boot program aborts if the baud rate<br>cannot be set correctly.)<br>For I/O Interface mode<br>Normal acknowledge<br>0x30 |
|                 | 3rd byte                    | Command code<br>(0x10)                                                                                  |                                    |                                                                                                                                                                                                                         |
|                 | 4th byte                    |                                                                                                         |                                    | ACK for the command code byte (Note 3)<br>Normal acknowledge<br>0x30<br>Negative acknowledge<br>0x11<br>Communication error<br>0x18                                                                                     |
|                 | 5th byte<br>to<br>16th byte | Password sequence (12 bytes)<br>(0x0000_0474 to 0x0000_047F)                                            |                                    |                                                                                                                                                                                                                         |
|                 | 17th byte                   | Checksum value for 5th to 16th bytes (Note 4)                                                           |                                    |                                                                                                                                                                                                                         |
|                 | 18th byte                   |                                                                                                         |                                    | ACK for the checksum byte (Note 3)                                                                                                                                                                                      |
|                 |                             |                                                                                                         |                                    | Normal acknowledge<br>0x10<br>Negative acknowledge<br>0x11                                                                                                                                                              |
|                 |                             |                                                                                                         |                                    | Communication error<br>0x18                                                                                                                                                                                             |
|                 | 19th byte                   | RAM storage start address 31 to 24 (Note 5)<br>RAM storage start address 23 to 16 (Note 5)              |                                    |                                                                                                                                                                                                                         |
|                 | 20th byte<br>21st byte      | RAM storage start address 15 to 8 (Note 5)                                                              |                                    |                                                                                                                                                                                                                         |
|                 | 22nd byte                   | RAM storage start address 7 to 0 (Note 5)                                                               |                                    |                                                                                                                                                                                                                         |
|                 | 23rd byte                   | RAM storage byte count 15 to 8 (Note 5)                                                                 |                                    |                                                                                                                                                                                                                         |
|                 | 24th byte                   | RAM storage byte count 7 to 0 (Note 5)                                                                  |                                    |                                                                                                                                                                                                                         |
|                 | 25th byte                   | Checksum value for 19th to 24th bytes (Note 4)                                                          |                                    |                                                                                                                                                                                                                         |
|                 | 26th byte                   |                                                                                                         |                                    | ACK for the checksum byte (Note 3)<br>Normal acknowledge<br>0x10<br>Negative acknowledge<br>0x11<br>Communication error<br>0x18                                                                                         |
|                 | 27th byte<br>to             | RAM storage data                                                                                        |                                    |                                                                                                                                                                                                                         |
|                 | mth byte                    |                                                                                                         |                                    |                                                                                                                                                                                                                         |
|                 |                             | $(m + 1)$ th byte Checksum value for 27th to mth bytes (Note 4)                                         |                                    |                                                                                                                                                                                                                         |
|                 | $(m + 2)$ th byte           |                                                                                                         |                                    | ACK for the checksum byte (Note 3)<br>0x10<br>Normal acknowledge<br>Negative acknowledge<br>0x11<br>Communication error<br>0x18                                                                                         |
| <b>RAM</b>      | $(m + 3)$ th byte           |                                                                                                         |                                    | Jump to RAM storage start address                                                                                                                                                                                       |
|                 |                             |                                                                                                         |                                    |                                                                                                                                                                                                                         |

Table 17.3.3 Transfer Format for the RAM Transfer Command

- **Note 1: In I/O Interface mode, the baud rate for transferring the 1st and 2nd bytes must be 1/16 of the specified baud rate.**
- **Note 2: In I/O interface mode, a waveform that allows the serial operation mode to be determined should be generated.**
- **Note 3: In case of any negative acknowledgment, the boot program returns to a state in which it waits for a command code (3rd byte). In I/O Interface mode, no acknowledgment is returned for a communicaion error.**
- **Note 4: The checksum value is obtained by adding all the bytes of transmitted data together, dropping the carries, and taking the two's complement of the total sum.**
- **Note 5: The 19th to 24th bytes must be within the RAM address range 0xFFFF\_9800 to 0xFFFF\_AFFF.**

<span id="page-328-0"></span>

|                 | <b>Byte</b> | Data Transferred from the Controller<br>to the TMP19A71                                 |              | <b>Baud Rate</b>                   | Data Transferred from the TMP19A71<br>to the Controller                                                                                                                                                                 |
|-----------------|-------------|-----------------------------------------------------------------------------------------|--------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Boot ROM</b> | 1st byte    | Serial operation mode and baud rate<br>For UART mode<br>For I/O Interface mode (Note 2) | 0x86<br>0x30 | Specified<br>baud rate<br>(Note 1) |                                                                                                                                                                                                                         |
|                 | 2nd byte    |                                                                                         |              |                                    | ACK for the serial operation mode byte<br>For UART mode<br>0x86<br>Normal acknowledge<br>(The boot program aborts if the baud rate<br>cannot be set correctly.)<br>For I/O Interface mode<br>Normal acknowledge<br>0x30 |
|                 | 3rd byte    | Command code                                                                            | (0x20)       |                                    |                                                                                                                                                                                                                         |
|                 | 4th byte    |                                                                                         |              |                                    | ACK for the command code byte (Note 3)<br>Normal acknowledge<br>0x20<br>Negative acknowledge<br>0x21<br>Communication error<br>0x28                                                                                     |
|                 | 5th byte    |                                                                                         |              |                                    | SUM (upper byte)                                                                                                                                                                                                        |
|                 | 6th byte    |                                                                                         |              |                                    | SUM (lower byte)                                                                                                                                                                                                        |
|                 | 7th byte    |                                                                                         |              |                                    | Checksum value for 5th and 6th bytes (Note 4)                                                                                                                                                                           |
|                 | 8th byte    | (Wait for the next command code.)                                                       |              |                                    |                                                                                                                                                                                                                         |

Table 17.3.4 Transfer Format for the Show Flash Memory SUM Command

- **Note 1: In I/O Interface mode, the baud rate for transferring the 1st and 2nd bytes must be 1/16 of the specified baud rate.**
- **Note 2: In I/O Interface mode, a waveform that allows the serial operation mode to be determined should be generated.**
- **Note 3: In case of any negative acknowledgment, the boot program returns to a state in which it waits for a command code (3rd**  byte). In I/O Interface mode, no acknowledgment is returned for a communication error.
- **Note 4: The checksum value is obtained by adding all the bytes of transmitted data together, dropping the carries, and taking the two's complement of the total sum.**
- Note 5: The SUM value is the lower 16 bits of a value obtained by adding all the bytes in the flash memory together. **SUM (high) = SUM[ 15 : 8 ], SUM (low)**  $=$  **SUM[ 7 : 0 ]**

<span id="page-329-0"></span>

# Table 17.3.5 Transfer Format for the Show Product Information Command (1/2)



## Table 17.3.5 Transfer Format for the Show Device Information Command (2/2)

- **Note 1: In I/O Interface mode, the baud rate for transferring the 1st and 2nd bytes must be 1/16 of the specified baud rate.**
- **Note 2: In I/O Interface mode, a waveform that allows the serial operation mode to be determined should be generated.**
- Note 3: In case of any negative acknowledgment, the boot program returns to a state in which it waits for a command code (3rd **byte). In I/O Interface mode, no acknowledgment is returned for a communication error.**
- **Note 4: The checksum value is obtained by adding all the bytes of transmitted data together, dropping the carries, and taking the two's complement of the total sum.**

(6) Overview of the boot program commands

When Single Boot mode is selected, the boot program is automatically executed on startup. The boot program offers the following three commands (each command is explained in detail in the subsections that follow):

1. RAM Transfer command

The RAM Transfer command stores program code transferred from a host controller to the on-chip RAM and executes the program once the transfer is successfully completed. The maximum program size is 6 Kbytes  $(0x$ FFFF 9800 to 0xFFFF AFFF).

The RAM Transfer command enables the user to control on-board programming of the flash memory in a unique manner by providing the means for downloading a user-created programming routine. The programming routine must use the flash memory command sequences described in section 17.4 On-Board Programming and Erasure.

Before initiating a transfer, the RAM Transfer command checks a password sequence coming from the controller against the password stored in the flash memory. If they do not match, the RAM Transfer command aborts.

2. Show Flash Memory Sum command

The Show Flash Memory Sum command adds the contents of the flash memory and returns the lower 16 bits of the result. The boot program does not provide a command to read out the contents of the flash memory. Instead, the Show Flash Memory Sum command can be used for software revision management.

3. Show Product Information command The Show Product Information command provides product information, such as the product name and on-chip memory configuration, stored at addresses 0x0000\_0470 to 0x0000\_0473 in the flash memory. In addition to the Show Flash Memory Sum command,

this command can be used for software revision management.

- 1) RAM Transfer command (see [Table 17.3.3\)](#page-327-0)
	- 1. The 1st byte specifies which one of the two serial operation modes is used. For a detailed description of how the serial operation mode is determined, see subsection 5) Determination of a serial operation mode. If it is determined as UART mode, the boot program then checks if the SIO2 is programmable to the baud rate at which the 1st byte was transferred. The 1st byte is transferred with receive operation disabled  $SC2MOD.RXE = 0$ .
		- To communicate in UART mode The controller sends 86H to the target board in UART data format at the desired baud rate. If the serial operation mode is determined as UART, then the boot program checks if the SIO2 can be programmed to the baud rate at which the 1st byte was received. The time (number of instruction execution cycles) required for this operation varies with the operating frequency and baud rate used. If the desired baud rate cannot be used, the boot program aborts, disabling any subsequent communication. In this case, a reset is required. If necessary, the controller should set a time limit for transferring the 2nd byte as appropriate to the baud rate used.

To communicate in I/O Interface mode

The controller sends the 1st byte to the target board to generate a waveform that allows the serial operation mode to be determined as I/O Interface mode. (For details, see subsection 5) Determination of a serial operation mode.) When the boot program determines that communications can be performed in I/O Interface mode at the desired baud rate, the handshake pin is driven high. If the high level is not detected on the handshake pin within the expected time period, this indicates that the boot program has aborted after determining that the SIO2 is not programmable to the desired baud rate. In this case, a reset is required. The command sequence must be started again from the 1st byte at another baud rate.

In I/O Interface mode, the  $TX19A$  core processor sees the serial receive pin as if it were a general-purpose input port and monitors its logic transitions. If the baud rate of incoming data is high or the chip's operating frequency is high, the TX19A core processor may not be able to keep up with the speed of logic transitions. To prevent such situations, the 1st and 2nd bytes must be transferred at 1/16 of the desired baud rate; then the boot program calculates 16 times that as the desired baud rate. At this time, the transmission of one byte should be completed before an overflow occurs in the TMRB0 (see Figure 17.3.6).

When the serial operation mode is determined as I/O Interface mode, the SIO2 is configured for SCLK Input mode. Beginning with the 3rd byte, the controller must ensure that the AC timing restrictions are satisfied at the selected baud rate. In I/O Interface mode, the boot program does not check the receive error flag; thus there is no such thing as error acknowledge (bit 3) (18H).

- 2. The 2nd byte, transmitted from the target board to the controller, is an acknowledge response to the 1st byte. The boot program echoes back the first byte: 86H for UART mode and 30H for I/O Interface mode.
	- UART mode
		- If the SIO2 can be programmed to the baud rate at which the 1st byte was

transferred, the boot program programs the BR2CR and BR2ADD registers and sends back 86H to the controller as an acknowledge. If the SIO2 is not programmable at that baud rate, the boot program simply aborts with no error indication. Following the 1st byte, the controller should allow for a time-out period. If it does not receive 86H within the allotted time-out period, the controller should give up the communication. The boot program sets the RXE bit in the SC2MOD to 1 to enable reception before loading the transmit buffer with 86H.

• I/O Interface mode

The boot program programs the SC2MOD and SC2CR registers to configure the SIO2 in I/O Interface mode and writes 30H to the SC2BUF. Then, the SIO2 waits for the SCLK2 signal to come from the controller. Following the transmission of the 1st byte, the controller must wait for the rising edge of the handshaking pin before sending the SCLK clock. This must be done at 1/16 of the desired baud rate. If the controller receives 30H as the 2nd byte, this should be taken as the go-ahead. The controller must then deliver the 3rd byte to the target board at a rate equal to the desired baud rate. The boot program sets the SC2MOD.RXE bit to 1 before 30H is written to the transmit buffer. In I/O Interface mode, receive errors are not checked.

- 3. The 3rd byte, which the target board receives from the controller, is a command. The code for the RAM Transfer command is 10H.
- 4. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits x8H and returns to the state in which it waits for a command again. In this case, the upper four bits of the acknowledge response are undefined—they hold the same values as the upper four bits of the preceding command.

If the 3rd byte is equal to any of the command codes listed in [Table 17.3.2,](#page-326-0) the boot program echoes it back to the controller. When the RAM Transfer command was received, the boot program echoes back a value of 10H and then branches to the RAM Transfer routine. Once this branch is taken, a password check is done. Password checking is detailed later in this subsection. If the 3rd byte is not a valid command, the boot program sends back 11H to the controller to indicate a command error and returns to the state in which it waits for a command. In this case, the upper four bits of the response are undefined—they hold the same values as the upper four bits of the preceding command.

- 5. The 5th to 16th bytes, which the target board receives from the controller, are a 12-byte password. The 5th byte is compared to the contents of address 0x0000\_0474 in the flash memory; the 6th byte is compared to the contents of address 0x0000\_0475 in the flash memory; likewise, the 16th byte is compared to the contents of address 0x0000\_047F in the flash memory.
- 6. The 17th byte is a checksum value for the password sequence (5th to 16th bytes). To calculate the checksum value for the 12-byte password, add the 12 bytes together, drop the carries and take the two's complement of the total sum. Transmit this

checksum value from the controller to the target board. The checksum calculation is described in detail later in this section.

7. The 18th byte, transmitted from the target board to the controller, is an acknowledge response to the 5th to 17th bytes. First, the RAM Transfer routine checks for a receive error in the 5th to 17th bytes. If there was a receive error, the boot program sends back 18H and returns to the state in which it waits for a command (i.e., 3rd byte) again. In this case, the upper four bits of the acknowledge response are the same as those of the preceding command (i.e., all 1s).

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the 5th to 17th bytes together must result in zero (with the carries dropped). If it is not zero, the RAM Transfer routine sends back 11H to the controller to indicate a checksum error and returns to the state in which it waits for a command (i.e., the 3rd byte) again.

Finally, the RAM Transfer routine examines the result of the password check. If a password error is determined, the RAM Transfer routine sends back 11H to the controller and returns to the state in which it waits for a command (i.e., the 3rd byte) again.

For data sequences that can be used as a password, see subsection 6) Password.

When all the above checks have been successful, the RAM transfer routine returns a normal acknowledge response (10H) to the controller.

- 8. The 19th to 22nd bytes, which the target board receives from the controller, indicate the start address of the RAM region where subsequent data should be stored. The 19th byte corresponds to bits 31 to 24 of the address, and the 22nd byte corresponds to bits 7 to 0 of the address.
- 9. The 23rd and 24th bytes, which the target board receives from the controller, indicate the number of bytes that will be transferred from the controller to be stored in the RAM. The 23rd byte corresponds to bits 15 to 8 of the transfer byte count, and the 24th byte corresponds to bits 7 to 0 of the transfer byte count.
- 10. The 25th byte is a checksum value for the 19th to 24th bytes. To calculate the checksum value, add all these bytes together, drop the carries and take the two's complement of the total sum. Transmit this checksum value from the controller to the target board. The checksum calculation is described later in this section.
- 11. The 26th byte, transmitted from the target board from the controller, is an acknowledge response to the 19th to 25th bytes. First, the RAM Transfer routine checks for a receive error in the 19th to 25th bytes. If there was a receive error, the RAM Transfer routine sends back 18H and returns to the state in which it waits for a command (i.e., the 3rd byte). In this case, the upper four bits of the acknowledge response are the same as those of the preceding command (i.e., all 1s).

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the 19th to 25th bytes together must result in zero (with the carries dropped). If it is not zero, the RAM transfer routine sends back 11H to the controller to indicate a checksum error and returns to the state in which it waits for a command (i.e., the 3rd byte).

The RAM storage addresses must be within the range of 0xFFFF 9800 to 0xFFFF\_AFFF. Although the boot program does not perform address checks, RAM transfer may not be performed properly if other RAM address locations are specified as they are used in the program.

When the above checks have been successful, the RAM Transfer routine returns a normal acknowledge response (10H) to the controller.

- 12. The 27th to m'th bytes from the controller are stored in the on-chip RAM of the TMP19A71. Storage begins at the address specified by the 19th to 22nd bytes and continues for the number of bytes specified by the 23rd and 24th bytes.
- 13. The  $(m + 1)$ th byte is a checksum value. To calculate the checksum value, add the 27th to m'th bytes together, drop the carries and take the two's complement of the total sum. Transmit this checksum value from the controller to the target board. The checksum calculation is described in detail later in this section.
- 14. The  $(m + 2)$ th byte is an acknowledge response to the  $27$ th to  $(m+1)$ th bytes. First, the RAM Transfer routine checks for a receive error in the 27th to (m+1)th bytes. If there was a receive error, the RAM Transfer routine sends back 18H and returns to the state in which it waits for a command (i.e., the 3rd byte) again. In this case, the upper four bits of the acknowledge response are the same as those of the preceding command  $(i.e., all 1s)$ .

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the 27th to  $(m+1)$ th bytes together must result in zero (with carries dropped). If it is not zero, the RAM Transfer routine sends back 11H to the controller to indicate a checksum error and returns to the state in which it waits for a command (i.e., the 3rd byte) again. If all the above checks are successful, the RAM Transfer routine returns a normal acknowledge response (10H) to the controller.

15. If the (m + 2)th byte was a normal acknowledge response, a branch is made to the address specified by the 19th to 22nd bytes in 32-bit ISA mode.

- 2) Show Flash Memory Sum command (see [Table 17.3.4](#page-328-0))
	- 1. The processing of the 1st and 2nd bytes are the same as for the RAM Transfer command.
	- 2. The 3rd byte, which the target board receives from the controller, is a command. The code for the Show Flash Memory Sum command is 20H.
	- 3. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. The processing of the 4th byte is the same as for the RAM Transfer command except that the command code is 20H.
	- 4. The Show Flash Memory Sum routine adds all the bytes of the flash memory together. The 5th to 6th bytes, transmitted from the target board to the controller, indicate the upper and lower bytes of this total sum, respectively. The sum calculation is described in detail later in this section.
	- 5. The 7th byte is a checksum value for the 5th and 6th bytes. To calculate the checksum value, add the 5th and 6th bytes together, drop the carry and take the two's complement of the sum. Transmit this checksum value from the controller to the target board.
	- 6. The 8th byte is the next command code.
- 3) Show Product Information Command (see [Table 17.3.5\)](#page-329-0)
	- 1. The processing of the 1st and 2nd bytes are the same as for the RAM Transfer command.
	- 2. The 3rd byte, which the target board receives from the controller, is a command. The code for the Show Product Information command is 30H.
	- 3. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. The processing of the 4th byte is the same as for the RAM Transfer command except that the command data is 30H.
	- 4. The 5th to 8th bytes, transmitted from the target board to the controller, are the data read from addresses 0x0000\_0470 to 0x0000\_0473 in the flash memory. Software revision management is possible by storing software information such as an ID in these locations.
	- 5. The 9th to 20th bytes, transmitted from the target board to the controller, indicate the product name, which is 'TX19A71FY' in ASCII code followed by 20H, 20H, and 20H (12 bytes).
	- 6. The 21st to 24th bytes, transmitted from the target board to the controller, indicate the start address of the flash memory area containing the password (74H, 04H, 00H , 00H ).
	- 7. The 25th to 28th bytes, transmitted from the target board to the controller, indicate the start address of the on-chip RAM (00H, 98H, FFH, FFH).
	- 8. The 29th to 32nd bytes, transmitted from the target board to the controller, are dummy data (FFH, A7H, FFH, FFH).
	- 9. The 33rd to 36th bytes, transmitted from the target board to the controller, indicate the end address of the on-chip RAM (FFH, FFH, BFH, FFH).
	- 10. The 37th to 40th bytes, transmitted from the target board to the controller, are 00H, A8, FFH and FFH.

The 41st to 44th bytes, transmitted from the target board to the controller, are FFH, AFH, FFH and FFH.

- 11. The 45th and 46th bytes, transmitted from the target board to the controller, indicate whether the security and protect bits are available and whether the flash memory is divided into blocks. Bit 0 indicates the presence or absence of the security bit; it is 0 if the security bit is available. Bit 1 indicates the presence or absence of the protect bits; it is 0 if the protect bits are available. If bit 2 is 0, it indicates that the flash memory is divided into blocks. The remaining bits are undefined. The 45th and 46th bytes are 00H, 00H.
- 12. The 47th to 50th bytes, transmitted from the target board to the controller, indicate the start address of the on-chip flash memory (00H, 00H, 00H, 00H).
- 13. The 51st to 54th bytes, transmitted from the target board to the controller, indicate the end address of the on-chip flash memory (FFH, FFH, 03H, 00H).
- 14. The 55th and 56th bytes, transmitted from the target board to the controller, indicate the number of flash blocks available (02H, 00H).
- 15. The 57th to 92nd bytes, transmitted from the target board to the controller, contain information about the flash blocks. Flash blocks of the same size are treated as a group. Information about the flash blocks indicate the start address of a group, the size of the blocks in that group (in half words) and the number of the blocks in that group.

The 57th to 65th bytes are the information about 128-Kbyte blocks (Block 0 and Block 1). See [Table 17.3.5](#page-329-0) for the values of bytes transmitted.

- 16. The 66th byte, transmitted from the target board to the controller, is a checksum value for the 5th to 65th bytes. The checksum value is calculated by adding all these bytes together, dropping the carries and taking the two's complement of the total sum.
- 17. The 67th byte is the next command code.

### 4) Acknowledge responses

The boot program returns to the controller specific codes to notify processing states. [Table](#page-339-0)  [17.3.6](#page-339-0) to [Table 17.3.8](#page-339-1) show the values of possible acknowledge responses to the received data. The upper four bits of the acknowledge response are equal to those of the command being executed. Bit 3 of the code indicates a receive error. Bit 0 indicates an invalid command error, a checksum error or a password error. Bit 1 and bit 2 are always 0. Receive error checking is not performed in I/O Interface mode.



<span id="page-339-0"></span>

**Note: If the serial operation mode is determined as UART, the boot program checks if the SIO can be programmed to the baud rate at which the operation mode byte was transferred. If the baud rate is not possible, the boot program aborts without sendig back any response.** 

| <b>Return Value</b> | Meaning                                                                     |
|---------------------|-----------------------------------------------------------------------------|
| 0xN8 (Note)         | A receive error occurred while a command code was being received.           |
| 0xN1 (Note)         | An undefined command code was received. (Reception was completed normally.) |
| 0x10                | The RAM Transfer command was received.                                      |
| 0x20                | The Show Flash Memory Sum command was received.                             |
| 0x30                | The Show Product Information command was received.                          |

Table 17.3.7 ACK Response to the Command Byte

**Note: The four high-order bits of the ACK response are the same as those of the preceding command code.** 

<span id="page-339-1"></span>

| Return Value | Meaning                                 |
|--------------|-----------------------------------------|
| 0xN8 (Note)  | A receive error occurred.               |
| 0xN1 (Note)  | A checksum or password error occurred.) |
| 0xN0 (Note)  | The checksum was correct.               |

Table 17.3.8 ACK Response to the Checksum Byte

**Note: The four high-order bits of the ACK response are the four high-order bits of the preceding command code. They are 1 if a password error occurred.** 



5) Determination of a serial operation mode

The first byte from the controller determines the serial operation mode. To use UART mode for communications between the controller and the target board, the controller must first send a value of 86H at a desired baud rate to the target board. To use I/O Interface mode, the controller must send the first byte with a waveform satisfying  $\text{tAB} \geq \text{tCD}$  (30H is sent here) at 1/16 of the desired baud rate. [Figure 17.3.4](#page-340-0) shows the waveforms for the first byte.



<span id="page-340-0"></span>After the reset state is released, the boot program monitors the first serial byte from the controller with the SIO reception disabled, and calculates the intervals of tAB, tAC and tAD shown in [Figure 17.3.4.](#page-340-0) Figure  $17.3.5$  shows a flowchart describing the steps to determine the intervals of tAB, tAC and tAD. As shown in the flowchart, the boot program captures timer counts each time a logic transition occurs in the first serial byte. Consequently, the calculated tAB, tAC and tAD intervals are bound to have slight errors. If the transfer goes at a high baud rate, the TX19A core processor might not be able to keep up with the speed of logic transitions at the serial receive pin. In particular, I/O Interface mode is more prone to this problem since its baud rate is generally much higher than that for UART mode. To avoid such a situation, the controller should send the first serial byte at 1/16 of the desired baud rate.

The flowchart in [Figure 17.3.6](#page-343-0) shows how the boot program distinguishes between UART and I/O Interface modes. If the length of tAB is equal to or less than the length of tCD, the serial operation mode is determined as UART mode. If the length of tAB is greater than tCD, the serial operation mode is determined as I/O Interface mode. Bear in mind that if the baud rate is too high or the timer operating frequency is too low, the timer resolution will be coarse, relative to the intervals between logic transitions. This becomes a problem due to inherent errors caused by the way in which timer counts are captured by software; consequently the boot program might not be able to determine the serial operation mode correctly. (Serial operation mode settings must be made again in the programming routine.)

For example, the serial operation mode may be determined to be I/O Interface mode when the intended mode is UART mode. To avoid such a situation, when UART mode is utilized, the controller should allow for a time-out period within which it expects to receive an echo-back (86H) from the target board. The controller should give up the communication if it fails to get that echo-back within the allotted time. When I/O Interface mode is utilized, once the first

serial byte has been transmitted, the controller should send the SCLK clock after a certain idle time to get an acknowledge response. If the received acknowledge response is not 30H, the controller should give up further communications.

To select I/O Interface mode, the data in the 1st byte need not be 30H so long as tAB > tCD is satisfied. The 1st byte may be 91H, A1H, or B1H; these values generate a falling edge at point A and point C and a rising edge at point B and point D. When  $tAB > tCD$  is satisfied and I/O Interface mode is determined, 30H is transmitted as the 2nd byte (even if the first byte is not 30H). (Here it is assumed that 30H is transmitted as the 1st byte to select I/O Interface mode.)



# <span id="page-342-0"></span>Figure 17.3.5 Serial Operation Mode Byte Reception Flow



## <span id="page-343-0"></span>6) Password

The RAM Transfer command (10H) causes the boot program to perform a password check. Following an echo-back of the command, the boot program checks the contents of the 12-byte password area (0x0000\_0474 to 0x0000\_047F) within the flash memory. As shown in [Figure](#page-344-0)  [17.3.7,](#page-344-0) if all these address locations contain the same bytes of data other than FFH, a password area error occurs. In this case, the boot program returns an error acknowledge (11H) in response to the checksum byte (the 17th byte) regardless the result of password check. The only exception is when the password area is all 00H and the data at the first flash memory address  $(0x0000_00000$  in Single Boot mode) is  $0x0000_00000$ . In this case, 12 bytes of 00H in the password area do not cause a password area error.

The password sequence received from the controller (5th to 16th bytes) is compared to the password stored in the flash memory. Table  $17.3.9$  shows how they are compared byte by byte. All of the 12 bytes must match to pass the password check. Otherwise, a password error occurs, which causes the boot program to return an error acknowledge in response to the checksum byte (the 17th byte).





<span id="page-344-1"></span><span id="page-344-0"></span>Table 17.3.9 Relationship between Received Bytes and Flash Memory Locations



Note: We recommend setting data other than 0 at address 0x0000\_0000 for security reasons.

7) Calculation of the Show Flash Memory Sum command

The Show Flash Memory Sum command adds all 256 Kbytes of the flash memory together and provides the total sum as a word quantity. The sum is sent to the controller with the upper 8 bits first, followed by the lower 8 bits.

Example:



In the interests of simplicity, assume the depth of the flash memory is four locations. Then the sum of the four bytes is calculated as:

 $A1H + B2H + C3H + D4H = 02EAH$ 

Hence, 02H is first sent to the controller, followed by EAH.

8) Checksum calculation

The checksum byte for a series of bytes of data is calculated by adding the bytes together, dropping the carries, and taking the two's complement of the total sum. The Show Flash Memory Sum command and the Show Product Information command perform the checksum calculation. The controller must perform the same checksum operation in transmitting checksum bytes.

Example:

Assume the Show Flash Memory Sum command provides the high- and low-order bytes of the sum as E5H and F6H. To calculate the checksum for a series of E5H and F6H:

Add the bytes together.

 $E5H + F6H = 1DBH$ 

Drop the carry, and then take the two's complement of the sum. The result is the checksum byte.

0 − DBH = 25H

(7) General boot program flowchart

[Figure 17.3.8](#page-346-0) shows an overall flowchart of the boot program.



<span id="page-346-0"></span>Figure 17.3.8 Overall Boot Program Flow

(8) Handshake operation in I/O Interface mode

<Receive operation>

- 1) After setting SC2MOD0.RXE=1, the TMP19A71 drives the P80 pin high and waits for the SCLK2 signal for receiving data.
- 2) After receiving one byte and generating a receive-done interrupt request, the TMP19A71 performs the following sequence of operations:
	- Drives the P80 pin low to notify the controller that new data transfer cannot be performed.
	- Processes the received data (RAM storage, checksum verification, sum verification, etc.) and then clears the receive-done interrupt request.
	- Then, drives the P80 pin high to notify the controller that it is ready to receive new data and waits for the SCLK2 signal for the next receive operation.

In Figure 17.3.9, the receive wait time is defined as the period between the rising edge of bit 7 of SCLK2 and the next rising edge of the P80 pin.

3) The next transfer operation should be initiated after a low-to-high transition is confirmed on the P80 pin. (The controller must optimize the transmit wait time for each transfer format.)

**Note: The receive wait time to be inserted after each receive operation varies depending on the operating frequency and baud rate used and the processing to be performed on received data (checksum verification, RAM storage, password area check, password data check, etc.) .** 



RXE = SC2MOD0.RXE, HS = P80

Figure 17.3.9 Handshake Waveform and Receive Wait Time

<Transmit operation>

- 1) After setting SC2MOD0.RXE=0 and setting transmit data in the SC2BUF, the TMP19A71 drives the P80 pin high and waits for the SCLK2 signal for transmitting data.
- 2) After transmitting one byte and generating a transmit-done interrupt request, the TMP19A71 performs the following sequence of operations:
	- Drives the P80 pin low to notify the controller that new data transfer cannot be performed.
	- Performs required processing on the transmitted data (checksum verification, sum verification, etc.) and then clears the transmit-done interrupt request.
	- Then, sets SC2MOD0.RXE to 1 and drives the P80 pin high to notify the controller that it is ready to receive new data.

In Figure 17.3.10, the transmit wait time is defined as the period between the rising edge of bit 7 of SCLK2 and the next rising edge of the P80 pin.

① The next transfer operation should be initiated after a low-to-high transition is confirmed on the P80 pin. (The controller must optimize the transmit wait time for each transfer format.)

**Note: The transmit wait time to be inserted after each transmit operation varies depending on the operating frequency**  and baud rate used and the processing to be performed on transfer data (SC2MOD0.RXE setting, checksum **verification, RAM storage, password verification, etc.).** 



 $SCLK = SCLK2$ ,  $TXD = TX2$ ,  $RXD = RX2$ ,  $INTR = INTTX2$ ,  $INTT = INTRX2$ , RXE = SC2MOD0.RXE, HS = P80

Figure 17.3.10 Handshake Waveform and Transmit Wait Time

(9)Supplementary explanation on determination of a serial operation mode (Transmit waveforms and handshaking in I/O Interface mode)

As explained in subsection 5) Determination of a serial operation mode, each operation command must send a waveform satisfying tAB>tCD to select I/O Interface mode. At this time, point A and point C should be programmed to be falling edges and point B and point D to be rising edges. If 30H is transmitted as the 1st byte, the boot program must create at least 1 bit of high level after sending 30H so that a rising edge occurs at point D (see Figure 17.3.11 below). This measure is not needed if the data to be sent as the 1st byte includes a rising edge at point D (e.g. 91H, D9H). In either case, the serial receive pin must be driven high before entering the procedure for determining a serial operation mode. (We recommend setting the serial receive pin to high upon reset.)

In I/O Interface mode, the serial receive pin functions as a general-purpose input port for receiving the 1st byte. The timing at which I/O Interface mode is determined is after a rising edge at point D, at which point the port pin used for handshaking goes high even if this occurs before bit 7 is transmitted. (If UART mode is determined, no output is made on the handshake pin.) As shown in Figure 17.3.11 below, the position of point D varies with the data transmitted as the 1st byte. After the 1st byte has been transferred, the controller can initiate the transfer of the 2nd byte after the handshake pin goes high, which indicates that the serial operation mode has been determined.



Handshake (HS) pin I/O setting = After reset state

RXD = RX2, HS = P80

Figure 17.3.11 Supplementary Explanation on Determination of a Serial Operation Mode

(10) Recommended baud rates for the boot program





PRSC = BR2CR[5:4], N = BR2CR [3:0], K = BR2ADD[3:0]

- **Note 1: While the serial operation mode is being determined, the baud rate is determined by measuring the waveform with a timer. Capture value errors generated by the prescaler source clock and division errors that occur in the serial mode determination flow may make it impossible to set the baud rate.**
- **Note 2: The above table shows expected combinations of frequency and baud rate settings, and other combinations may be used.**
- **Note 3: Due to the specifications of the boot program, the fastest baud rate setting allowed is BR2CR=02H. The controller must communicate at a baud rate equal to or slower than this setting.**





**Note: When I/O Interface mode is selected, a wait time is generated after transmitting/receiving every single byte.** 

- (11) Other considerations for using the boot program
	- The on-chip boot ROM inserts one wait state in executing each instruction. In Single Boot mode, the pipeline operation for executing each instruction takes twice as long as in the case of Single-Chip mode.
	- No wait states are inserted while the programming routine transferred to the on-chip RAM is executed on the on-chip RAM.
	- The boot program updates the values of general-purpose registers upon reset.
	- The boot program executes all instructions in 32-bit ISA mode. The instruction to be placed at the first address of the programming routine (i.e., RAM storage start address) must be a 32-bit ISA instruction.
	- All special-purpose registers must be set in the programming routine.
	- The boot program uses the general-purpose register  $r29$  (shadow = 0) as the stack pointer. The r29 is set to 0xFFFF\_BFF0 immediately after the RAM Transfer command is executed.
	- Locations other than those to which the programming routine can be transferred with the RAM Transfer commend (0xFFFF\_9800 to 0xFFFF\_AFFF) are used in the boot program after reset.
	- There are no limitations on RAM locations that can be used by the programming routine stored in the on-chip RAM.
	- While the boot program is being executed, all maskable interrupts are disabled.
	- If maskable interrupts are enabled during execution of the programming routine, the maskable interrupt vector of the boot program reads the Interrupt Vector Register (IVR) to obtain the vector address corresponding to the interrupt source, and then transfers control to this vector address. The value of the general-purpose register  $r4/r29$  (SP) is updated by executing the routine shown on the following page. The boot program area does not provide vector addresses for interrupt sources and control for clearing interrupt requests. These should be provided in the programming routine including the setting of the IVR value.

#### <Maskable interrupt vector routine in the boot program>



**Note: After an interrupt is generated, one wait state is inserted for executing each instruction until control jumps to the vector address.** 

- Nonmaskable interrupts must not be used as they will cause an endless loop in the boot program. If an endless loop occurs, a reset must be applied.
- Once control jumps to the programming routine, it should not be returned to the boot program area except by the above maskable interrupt vector.
- Initial settings should be made before the procedure for determining a serial operation mode. After the reset state is released, an interval of approximately 200 instructions should be inserted before the transfer of the 1st byte. Note that the 1st byte is not transferred via a serial channel. To detect a falling edge on the serial receive pin, the serial receive pin must be set to high well in advance of the completion of the above wait interval. (We recommend setting the serial receive pin to high upon reset.)

# 17.4 On-Board Programming and Erasure

Table 17.4.1

The TMP19A71 flash memory is controlled by commands. In User Boot mode and Single Boot mode (the RAM Transfer command), the flash memory can be programmed and erased by the TX19A core processor executing software commands. It is the user's responsibility to create a program/erase routine. Because the flash memory cannot be read while it is being programmed or erased, the program/erase routine must be executed from the on-chip RAM.

# 17.4.1 Key Features

Program and erase operations on the TMP19A71 flash memory are in principle controlled by commands. This feature enables program and erase commands to be executed by accessing particular addresses in the flash memory. The TX19A core processor issues a command sequence to the flash memory by using the 32-bit SW instruction. Once a command sequence is written, the flash memory does not require the TX19A core processor to provide further controls or timings. The flash memory initiates the embedded program or erase algorithm automatically. The entire flash memory or one or two flash blocks can be erased at a time.



Bear in mind that, due to the on-chip TX19A core processor interface, the TMP19A71 uses addresses different from those of the standard flash command sequences. Programming is done word by word; thus the word (32 bits) load instruction should be used to write to the flash memory. Unless otherwise noted, the addresses in the flash memory

are represented as virtual addresses.

(1) Block architecture



Address bits [31:18] vary with the operation mode.

Figure 17.4.1 Flash Memory Block Architecture

(2) Interface between the TX19A core processor and the flash memory

[Figure 17.4.2](#page-354-0) illustrates the internal interface between the TX19A core processor and the flash memory in on-board programming modes. The diagram does not show the actual logic network; instead it is only a conceptual depiction of the interface between the TX19A core processor and the flash memory.



Figure 17.4.2 Internal Interface between TX19A Core Processor and Flash Memory

<span id="page-354-0"></span>

(3) Basic operations

The TMP19A71 flash memory has the following two modes of operation:

- Read mode in which array data is read
- Embedded Operation mode in which the flash array is programmed or erased.

The flash memory enters Embedded Operation mode when a valid command sequence is executed in Read mode. In Embedded Operation mode, array data cannot be read.

1) Reading Array Data

To read array data, the flash memory must be set to Read mode. The flash memory is automatically set to Read mode upon device power-up, upon reset of the TX19A core processor, and after an embedded operation is successfully completed. If an embedded operation terminated abnormally or the flash memory is required to return to Read mode, software reset or hardware reset is used.

2) Writing Commands

The TMP19A71 flash memory is controlled by commands. A write to the command sequencer is effected by issuing a command sequence to the flash memory. The flash memory latches the provided address and data in the command sequencer and executes the required instructions (see [Table 17.4.4](#page-364-0) and [Table 17.4.5](#page-365-0)).

The command sequence being written can be canceled by issuing the Read/Reset command or the Reset command (software reset). The Reset command clears the command sequencer and resets the flash memory to Read mode. Invalid command sequences also cause the flash memory to clear the command sequencer and return to Read mode.

3) Reset

• Read/Reset command, Reset command (software reset)

The flash memory does not return to Read mode automatically if an embedded operation terminated abnormally. In this case, the Read/Reset or Reset command must be issued to put the flash memory back in Read mode. The Read/Reset or Reset command may also be written between sequence cycles of the command being written to clear the contents of the command sequencer.

• Hardware reset

As shown in [Figure 17.4.2,](#page-354-0) the flash memory has a reset pin, which is connected to the RESET signal of the TX19A core processor. When the system drives the RESET pin low or when certain events such as a watchdog timer time-out causes a reset of the TX19A core processor, the flash memory immediately terminates any operation in progress and is reset to Read mode.

The Read/Reset and Reset commands are also tied to the RESET pin to reset the flash memory to Read mode. The embedded operation that was interrupted should be re-initiated once the flash memory is ready to accept another command sequence because data may be corrupted.

For a description of the hardware reset operation, see section 3.1 Reset Operation. When a valid reset is achieved, the TX19A core processor reads the Reset exception vector from the flash memory and services the Reset exception.

### 4) Auto Program command

A bit must be programmed to change its state from 1 to 0. A bit cannot be programmed from 0 back to 1. Only an erase operation can change 0 back to 1.

In User Boot mode and the RAM Transfer command of Single Boot mode, the Auto Program command programs the desired addresses in units of 32 bits (words). The Auto Program command requires four bus cycles; the program address and data are written in the fourth cycle, upon completion of which the program operation will commence. As programming is performed on a word-by-word basis, the program address must satisfy A1=A0=0.

It is not possible to program a 32-bit word if some bits have already been written. (This also applies when 1 is written in some bits. These bits must be erased before new data can be programmed.)

The Auto Program command executes a sequence of internally timed events to program the desired bits of the addressed memory word and verify that the desired bits are sufficiently programmed. The system can determine the status of the programming operation by using write status flags (see [Table 17.4.3](#page-360-0)). Any commands written during the programming operation are ignored. A hardware reset immediately terminates the programming operation. The programming operation that was interrupted should be reinitiated once the flash memory is ready to accept another command sequence because data may be corrupted.

The block protection feature disables programming operation in any block. If an attempt is made to program a protected block, the Auto Program command does nothing; the flash memory returns to Read mode in approximately 3 µs after the completion of the fourth bus cycle of the command sequence.

When the embedded Auto Program algorithm is complete, the flash memory returns to Read mode.

If any failure occurs during the programming operation, the flash memory remains locked in Embedded Operation mode. The system can determine this status by using write status flags. To put the flash memory back in Read mode, use a software reset to reset the flash memory or a hardware reset to reset the whole chip. In case of a programming failure, it is recommended to replace the chip or to discontinue the use of the failing flash block.

# 5) Auto Chip Erase command

 The Auto Chip Erase command requires six bus cycles. The flash area is partitioned into two blocks, Block 0 and Block 1. The chip erase operation is performed for each individual block. After completion of the sixth bus cycle, the Auto Chip Erase operation will commence immediately. The embedded Auto Erase algorithm automatically preprograms the entire memory for an all-0 data pattern prior to the erase; then it automatically erases and verifies the entire memory for an all-1 data pattern. The system can determine the status of the chip erase operation by using write status flags (see [Table 17.4.3\)](#page-360-0). Any commands written during the chip erase operation are ignored. A hardware reset immediately terminates the chip erase operation. The chip erase operation that was interrupted should be re-initiated once the flash memory is ready to accept another command sequence because data may be corrupted.

The block protection feature disables erase operations in any block. The Auto Chip Erase algorithm erases the unprotected blocks and ignores the protected blocks. If both blocks are protected, the Auto Chip Erase command does nothing; the flash memory returns to Read mode in approximately 100 µs after the completion of the sixth bus cycle of the command sequence. When the embedded Auto Chip Erase algorithm is complete, the flash memory returns to Read mode.

 If any failure occurs during the erase operation, the flash memory remains locked in Embedded Operation mode. The system can determine this status by using write status flags. To put the flash memory back in Read mode, use a software reset or a hardware reset to reset the flash memory or the device. In case of an erase failure, it is recommended to replace the chip or discontinue the use of the failing flash block. The failing block can be identified by the Block Erase command.

6) Auto Block Erase and Auto Multi-Block Erase Commands

 The Auto Block Erase command requires six bus cycles. A time-out begins from the completion of the command sequence. After a time-out, the erase operation will commence. The embedded Auto Block Erase algorithm automatically preprograms the selected block for an all-0 data pattern, and then erases and verifies that block for an all-1 data pattern.

 To erase the next block, the sixth bus cycle must be repeated; the next block address and the Auto Block Erase command must be provided within the time-out period.

 Any command other than Auto Block Erase during the time-out period resets the flash memory to Read mode. The block erase time-out period is 50 µs. The system may read DQ3 to determine whether the time-out period has expired. The block erase timer begins counting upon completion of the sixth bus cycle of the Auto Block Erase command sequence. The system can determine the status of the erase operation by using write status flags (see [Table](#page-360-0)  [17.4.3\)](#page-360-0).

 Any commands written during the block erase operation are ignored. A hardware reset immediately terminates the block erase operation. The block erase operation that was interrupted should be re-initiated once the flash memory is ready to accept another command sequence because data may be corrupted.

 The block protection feature disables erase operations in any block. The Auto Block Erase algorithm erases the unprotected blocks and ignores the protected blocks. If all the selected blocks are protected, the Auto Block Erase algorithm does nothing; the flash memory returns to Read mode in approximately 100 µs after the final bus cycle of the command sequence.

If any failure occurs during the erase operation, the flash memory remains locked in Embedded Operation mode. The system can determine this status by using the write status flags. To put the flash memory back in Read mode, use a software or hardware reset to reset the flash memory or the whole chip. In case of an erase failure, it is recommended to replace the chip or discontinue the use of the failing flash block. If any failure occurred during the

multi-block erase operation, the failing block can be identified by running Auto Block Erase on each of the blocks selected for multi-block erasure.

7) Block Protect command

The block protection feature disables both program and erase operations in any block. After completion of the seventh bus write cycle, the RDY/BSY bit in the FLCS register is cleared to 0 during the block protect operation. Once the block protect operation is complete, this bit is set again and the flash memory automatically returns to Read mode.

 If any failure occurred during the Block Protect operation, the flash memory remains locked in Embedded Operation mode with FLCS.RDY/BSY = 0. To put the flash memory back in Read mode, a software or hardware reset must be executed.





 Any commands written during the Block Protect algorithm are ignored. A hardware reset immediately terminates the block protect operation. The Block Protect command that was interrupted should be re-initiated once the flash memory is ready to accept another command sequence.

8) Block Unprotect command

The Block Unprotect command requires seven bus cycles. After completion of the seventh bus write cycle, the RDY/BSY bit in the FLCS register is cleared to 0 during the block unprotect operation. Once the block unprotect operation is complete, this bit is set again and the flash memory automatically returns to Read mode.

 If any failure occurred during the block unprotect operation, the flash memory remains locked in Embedded Operation mode with FLCS.RDY/BSY = 0. To put the flash memory back in Read mode, a software or hardware reset must be executed.

 Any commands written during the Block Unprotect algorithm are ignored. A hardware reset immeidately terminates the block unprotect operation. In this case, the block unprotect operation must be performed again by starting with protecting all the blocks again. Use the Verify Block Protect command to verify the protect status of a block.

## 9) Verify Block Protect command

The Verify Block Protect command is used to verify the protect status of a block. Verify Block Protect is a four-bus-cycle operation. The address of the block to be verified is given in the fourth cycle. Any address within the block range will suffice, provided  $A[3:0] = 0$ ,  $A4 = 1$  and  $A6 = 0$ . To get correct data, a 32-bit read must be performed at least twice. Use the last read as valid data. If the selected block is protected, a value of  $0x0000\ 0001$  is returned. If the selected block is not protected, a value of 0x0000\_0000 is returned. Following the fourth bus cycle, an

additional block address may be read.

The Verify Block Protect command does not return the flash memory to Read mode. Either the Read/Reset command or a hardware reset is required to reset the flash memory to Read mode or to write the next command.

## 10) ID-READ command

The ID-READ command reads 0x0098 (fixed) as Toshiba's manufacturer's code. The flash memory address to be read is specified in the fourth bus read cycle. This address must satisfy  $A[4:0] = 0$  and  $A6 = 0$ . To get correct data, a 32-bit read must be performed at least twice. Use the last read as valid data. By specifying an address where data other than 0x0098 is stored, the ID-READ command can be used to distinguish between the flash-version device (read value: 0x0098) and the mask-version device (read value: other than 0x0098).
11) Write Operation Status

As shown in [Table 17.4.3](#page-360-0), the flash memory provides flag bits to determine the status of an embedded operation: DQ7, DQ5 and DQ3. These status bits can be read during an embedded operation in the same timing as for Read mode. The flash memory automatically returns to Read mode when an embedded operation completes. The status of an embedded operation can be checked by reading the DQ7 flag. Once an embedded operation completes, the cell data can be read from the DQ7. The DQ7 must be read after checking that an embedded operation has started (FLCS.RDY/BSY=0).

During the embedded program operation, the system must provide the program address (with  $A[1:0] = 0$ ) to read valid status information. During the embedded erase operation, the system must provide an address (with  $A[1:0] = 0$ ) within any of the blocks selected for erasure to read valid status information.

While an embedded operation is in progress, D[31:16] are read as 0. These bits, therefore, can be used in place of the FLCS.RDY/BSY bit in a system where D[31:16] are not normally 0. Although the FLCS register is read as undefined in the mask-version device, use of D[31:16] allows the same program to be used in the flash-version and mask-version devices.

<span id="page-360-0"></span>



**Note 1: While an embedded operation is in progress, D[31:16]=0, D[15:8]=undefined, and DQ4, DQ2, DQ1, DQ0=undefined.** 

**Note 2: While an embedded operation is in progress, DQ7 outputs the inverted value of the programmed cell data. During the auto erase operation, DQ7 outputs 0 (erased state = 1).** 



• DQ7 (Data Polling)

The Data Polling bit, DQ7, indicates the status of an embedded operation. Data polling is valid after the final bus write cycle of an embedded command sequence.

When the embedded Program algorithm is in progress, an attempt to read the flash memory will produce the complement of the data written to DQ7. Upon completion of the Program algorithm, an attempt to read the flash memory will produce the true data written to DQ7.

When the embedded Erase algorithm is in progress, an attempt to read the flash memory will produce a 0 at the DQ7 output. Upon completion of the Erase algorithm, the flash memory will produce a 1 at the DQ7 output.

If any failure occurs during an embedded operation, DQ7 continues to output the same value. Thus, DQ7 must always be polled in conjunction with the Exceeded Timing Limits (DQ5) flag. (see [Table 17.4.3\)](#page-360-0).

The flash memory disables address latching when an embedded operation is complete. Data polling must be performed with a valid programmed address or an address within any of the unprotected blocks selected for erasure.

• DQ5 (Exceeded Timing Limits)

DQ5 produces a 0 while the program or erase operation is in progress normally. DQ5 produces a 1 to indicate that the program or erase time has exceeded the specified internal limit. This is a failure condition that indicates the program or erase cycle was not successfully completed.

The DQ5 failure condition also appears if the system tries to program a 1 to a location that was previously programmed to a 0. Only an erase operation can change a 0 back to a 1. In this case, the embedded Program algorithm halts the operation. Once the operation has exceeded the timing limits, DQ5 will indicate a 1. Note that this is not a device failure condition since the flash memory was used incorrectly.

Under both these conditions, the flash memory remains locked in Embedded Operation mode. A software reset is needed to return the flash memory to Read mode.

• DQ3 (Block Erase Timer)

After the completion of the sixth bus cycle of the Auto Block Erase command sequence, the block erase time-out window of 50 µs begins. The erase operation will begin after the time-out has expired. When the time-out is complete and the erase operation has begun, DQ3 switches from 0 to 1. If DQ3 is 0, the flash memory will accept additional Auto Block Erase commands. Each time an Auto Block Erase command is written, the time-out window is reset. DQ3 produces a 1 if an embedded operation is not successfully completed.

12) Flash Control/Status Register

This is a 32-bit register for monitoring the status of the flash memory.

In Programmer mode, the RDY/BSY output is provided for the host system to monitor the status of an embedded algorithm. The TX19A core processor can poll the RDY/BSY bit in the FLCS register for the same purpose. The RDY/BSY bit is cleared to 0 when the flash memory is performing an embedded operation. The RDY/BSY bit is set to 1 when an embedded operation has completed and the flash memory is ready to accept the next command. If any failure occurs during an embedded operation, this bit remains 0. A hardware reset sets this bit to 1.

The RDY/BSY bit is cleared to 0 upon completion of the final bus write cycle of an embedded operation command, with one exception. In the case of the Auto Block Erase command, this bit is cleared after the time-out has expired. Any command is ignored while the RDY/BSY bit is cleared.  $\bigcap_{\Delta}$ 



Note 1: This register must be accessed as a 32-bit quantity.

**Note 2: This register does not support bit manipulation instructions.** 

**Note 3: In the mask-version device, the MROM bit is set to 1 and any other bits are read-only with the same initial values.** 



#### 13) Flash Security

The TMP19A71 flash memory supports not only on-board programming but also programming using a general-purpose programmer. Therefore, the TMP19A71 flash memory provides a security feature to prevent intrusive access to the flash memory while in Programmer mode. The TMP19A71 is secured when both of the two blocks are protected, and the contents of the flash memory cannot be read by a programmer.

• Turning on the anti-programmer security feature (Disabling read accesses)

Turning on the anti-programmer security feature disables a general-purpose programmer from reading the contents of the flash memory. To turn on this feature, once programming is complete, protect both the flash blocks. If either one of the blocks is unprotected, the anti-programmer security feature is off.

In on-board programming modes, the TX19A core processor can read the flash memory even if the anti-programmer security feature is on. When the anti-programmer security feature is on, any reads by programming equipment will always return a half-word length value of 0x0098.

• Turning off the anti-programmer security feature (Enabling read accesses)

The anti-programmer security feature is designed to disable reads of the flash memory by programming equipment. While the TMP19A71 is soldered on a board, the TX19A core processor can always read the flash memory, regardless of whether or not the anti-programmer security feature is on. Since the flash memory is placed under control of a user's application program in on-board operating modes, it is not easy for third parties to perform intrusive access to the flash memory. Therefore, within the confines of a board, the flash memory does not need to be secured. The anti-programmer security feature can be turned off by unprotecting both of the two flash blocks.

Prior to turning off the anti-programmer security feature, the flash array is erased unconditionally. After the flash array is erased, the protect bit of each block is erased to turn off the anti-programmer security feature. In Single-Chip mode, block protection is lifted in a user application program. Thus, the flash memory is not erased when the anti-programmer security feature is turned off.

#### (4) Command definitions

### Table 17.4.4 On-Board Programming Mode Command Definitions



#### (Continued from above)



**Note 1: After every bus write cycle, execute the SYNC and NOP instructions in sequence.** 

**Note 2: In each bus write cycle, bits 16 to 19 should be set to the value coresponding to the flash memory address.** 

**Note 3: For a multi-block erase operation, add BA in the 7th and subsequent bus write cycles.** 

**Note 4: To operate on the flash memory, the watchdog timer must be disabled.** 

The addresses to be provided by the TX19A core processor are shown below.

| Command<br>Address | Address: A[23:0]         |                   |     |                 |                   |     |     |                 |                   |          |                |                |    |                |                |                |                |
|--------------------|--------------------------|-------------------|-----|-----------------|-------------------|-----|-----|-----------------|-------------------|----------|----------------|----------------|----|----------------|----------------|----------------|----------------|
| Addr.              | A[23:16]                 | A15               | A14 | A <sub>13</sub> | A12               | A11 | A10 | $\overline{A9}$ | A <sub>8</sub>    | A7       | A <sub>6</sub> | A <sub>5</sub> | À4 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |
| 0xXXX0             | Flash<br>memory<br>block | $\checkmark$<br>⋏ | ⋏   | X               | $\checkmark$<br>∧ | X   | ⋏   | X               | $\checkmark$<br>∧ | X        | x              | X              | '∧ |                |                | 0              | 0              |
| 0x0000             |                          | 0                 |     | 0               | 0                 |     |     | 0               |                   | 0        | 0              | 0              |    |                |                | 0              | 0              |
| 0xAAA8             |                          |                   |     |                 | 0                 |     | 0   |                 | ⌒                 |          | 0              |                | A  |                |                | 0              | 0              |
| 0x5554             |                          | 0                 |     | 0               |                   |     |     | 0               |                   | $\Omega$ |                | $\Omega$       |    | ი              |                | 0              | 0              |

Table 17.4.5 Addresses Provided by the TX19A Core Processor

- (5) Miscellaneous
	- 0x0F0, 0x0AA, 0x055, 0x0A0, 0x080, 0x09A, 0x06A, 0x090, 0x010, 0x030 Command sequence write data D[8:0]. To write command data, use a 32-bit (word) load (SW) instruction with  $D[31:9] = 0$ .
	- RA: Read Address Any address in the flash memory can be specified.
	- RD: Read Data The data at the RA (Read Address) can be read by using an 8-bit (byte) 16-bit (half-word) or 32-bit (word) load instruction.
	- PA: Program Address

Any flash memory address  $(A[1:0]=0)$  to be programmed can be specified.

• PD: Program Data

By using a 32-bit (word) SW instruction, the PA (Program Address) can be programmed to the specified data.

• IA: ID Address

The flash memory address  $(A[1:0]=0)$  on which the ID-READ or Verify Block Protect command is to be executed.

|                               | A17 | A6 | A4 | A3 | ID                                                                     |
|-------------------------------|-----|----|----|----|------------------------------------------------------------------------|
| ID-READ (manufacturer's code) |     |    |    |    | 0x0098 (fixed)                                                         |
| Verify Block 0 Protect        |     |    |    |    | 0x0000 0001 (Block 0 protected)<br>0x0000 0000 (Block 0 not protected) |
| Verify Block 1 Protect        |     |    |    |    | 0x0000 0001 (Block 1 protected)                                        |
|                               |     |    |    |    | 0x0000 0000 (Block 1 not protected)                                    |

Table 17.4.6 IA (ID Address) Table

• ID: ID Data

The data that indicates the result of ID-READ or Verify Block Protect executed on the IA (ID Address).

• BA: Block Address

The flash memory address (A[1:0]=0) to specify the block to be erased. For example, in User Boot mode, Block 0 can be selected by executing the LW instruction on an address in the range of 0xBFC0\_0000 to 0xBFC1\_FFFF (0x0000\_0000∼0x0001\_FFFF).

• BPA: Block Protect Address

The flash memory address  $(A[1:0]=0)$  to specify the block to be protected. For example, in User Boot mode, Block 0 can be selected by executing the LW instruction on an address in the range of 0xBFC0\_0000 to 0xBFC1\_FFFF (0x0000\_0000∼0x0001\_FFFF).



Table 17.4.7 BA (Block Address) and BPA (Block Protect Address) Table

 (b) Programming example for polling the FLCS.RDY/BSY bit lui r7,hi(FLCS) ; r7=0xFFFF\_xxxx addiu r7,r7,lo(FLCS) ; r7=0xFFFF\_E520 (FLCS address) rdybsy\_lp: interval and the set of the set o lw  $r6,0(r7)$  ; r6 <-- FLCS andi r6,r6,0x04 ; Mask bits other than FLCS.RDY/BSY beq  $r6, r0, rdybsy\_lp$  ; Loop until FLCS.RDY/BSY=1 nop (c) Programming example for erasing Block 1 and polling the write status flags lui r4,0x0002 addiu r4,r4,0x5554 ; r4=0x0002\_5554 lui r5,0x0002 ori r5,r5,0xaaa8 ; r5=0x0002\_aaa8 ori r6,r0,0x00aa ; 1st bus write cycle sw r6,0(r4) ; 1st 0x0002\_5554 <-- 0x00aa sync nop ori r6,r0,0x0055 ; 2nd bus write cycle sw r6,0(r5)  $(6.0)(r5)$  ; 2nd 0x0002\_aaa8 <- 0x0055 sync nop ori r6,r0,0x0080 ;3rd bus write cycle sw  $r6,0(r4)$   $(1)$  ; 3rd 0x0002 5554 <-- 0x0080 sync nop ori **6,r0,0x00aa** ; 4th bus write cycle sw 6,0(r4) <br>  $\begin{array}{ccc} 6 & \text{if } 4\text{th } 0 \times 0 & 0 & 2.5554 & \text{if } 6.6064 \end{array}$  sync nop ori f6,r0,0x0055 ; 5th bus write cycle sw  $( r6,0(r5) )$  ; 5th 0x0002\_aaa8 <-- 0x0055 sync nop ori r6,r0,0x0030 ; 6th bus write cycle sw  $r6,0(r5)$  ; 6th 0x0002 aaa8(A17=1) <-- 0x0030 sync is a syncometry of the syncometry of the syncometry syncometry of the syncometry sync nop dq3\_lp:  $\frac{dq3}{dt}$  or  $\frac{dq3}{dt}$  is Start polling the write status flags lw r6,0(r5) ; Read data at 0x0002\_aaa8

## **TOSHIBA**



Note: These programming examples assume the use of a Toshiba assembler. If a third-party assembler is used, syntax errors may occur. Change the code as necessary according to the assembler to be used.

(7) Embedded Algorithms





Figure 17.4.4 Auto Erase Operations



System<br>**RISC** 

# 18. I/O Register Summary

### 18.1 Register Map

I/O registers occupy 16-Kbyte addresses from FFFFC000H through FFFFFFFFH.

- (1) Ports
- (2) Motor control circuit (PMD: Programmable Motor Driver)
- (3) Encoder input circuit
- (4) Serial I/O (SIO)
- (5) 16-bit timer/event counter (TMRB)
- (6) Watchdog timer
- (7) AD converter
- (8) Interrupts
- (9) Clock/standby control
- (10) DMA controller (DMAC)
- (11) Flash memory
- (12) ROM correction

# **TOSHIBA**

TMP19A71





TOSHIBA Under Development TMP19A71







TOSHIBA Under Development TMP19A71





TMP19A71

System<br>RISC









TOSHIBA Under Development TMP19A71







DH  $\bigcup_{V}$  DH SC2FRS DH DH SC3FRS

EH  $\left( \begin{array}{ccc} \nearrow \end{array} \right)$   $\left( \begin{array}{ccc} \searrow \end{array} \right)$  EH EH EH FH FH FH FH

TMP19A71

TX<br>System<br>RISC

W





# [6] WDT



# [7-1] ADC (Normal Mode)





# TOSHIBA Under Development TMP19A71



TX<br>System<br>RISC

W





TMP19A71









TOSHIBA Under Development TMP19A71











TX<br>System<br>RISC

T

## [9] Clock Generator





#### [10] MODEC







TOSHIBA Under Development TMP19A71





# **TOSHIBA**

TMP19A71











 $\overline{\phantom{0}}$ 

TX<br>System<br>**RISC** TMP19A71

18.2 Bus Error Area



**Note 1: Bus error area. A store access does not cause a bus error exception, but a NMI occurs.(MODECR<BERCTL>=0) Note 2: Bus error area, but a store access does not cause a NMI.** 

# 19. Electrical Characteristics

The letter X in equations presented in this chapter represents the fsys or 19.1 Maximum Ratings | IMCLK period selected by the CLKPRSC.PRS1 or PRS2 field.

### Mask-Version Product



 $V_{cc}$ 15=DVCC15=CVCC15,  $V_{cc}$ 3=DVCC3, AVCC=AVCCn (n=0, 1),  $V_{ss}$ =DVSS=AVSS=CVSS

Note 1: The absolute maximum rating of V<sub>cc</sub>3 (-0.3 to 3.9 V) must not be exceeded.

- **Note 2: Since Ports 5 to 7 use AVCC as the power supply for each port function, the maximum rating for AVCC (-0.3 to 3.6 V) should be applied to these ports.**
- **Note 3: Maximum ratings are limiting values of operating and environmental conditions which should not be exceeded under the worst possible conditions. The equipment manumacturer should design so that no maximum rating value is exceeded with respect to current, voltage, power dissipation, temperature, etc. Exposure to conditions beyond those listed above may cause permanent damage to the device or affect device reliability, which could increase potential risks of personal injury due to IC blowup and/or burning.**

# Flash-Version Product



 $V_{cc}$ 2=DVCC2=CVCC2=FVCC2,  $V_{cc}$ 3=FVCC3=DVCC3, AVCC=AVCCn (n=0, 1),

 $V_{SS}$ =DVSS=AVSS=CVSS=FVSS

Note 1: The absolute maximum rating of V<sub>cc</sub>3 (-0.3 to 3.9V) must not be exceeded.

- **Note 2: Since Ports 5 to 7 use AVCC as the power supply for each port function, the maximum rating for AVCC (-0.3 to 3.6 V) should be applied to these ports.**
- **Note 3: Maximum ratings are limiting values of operating and environmental conditions which should not be exceeded under the worst possible conditions. The equipment manufacturer should design so that no maximum rating value is exceeded with respect to current, voltage, power dissipation, temperature, etc. Exposure to conditions beyond those listed above may cause permanent damage to the device or affect device reliability, which could increase potential risks of personal injury due to IC blowup and/or burning.**

**Note 4: The number of times the flash memory can be reprogrammed includes programming of nonvolatile bits in the flash ROM. Note that programming nonvolatile bits to the same value is also counted in the reprogram times.** 

# 19.2 Recommended Operating Conditions

#### Mask-Version Product

Ta = -40 to 85  $^\circ \text{C}$ 



**Note 1: Recommended operating conditions are usage conditions recommended for proper operation of the device maintaining an expected level of quality. The equipment manufacturer should design so that no recommended operating condition is exceeded with respect to supply voltage, operating temperature range, AC/DC specifications, etc. Using the device under conditions beyond those listed above may cause the device to malfunction.** 

YZ

**Note 2: No maximum absolute rating as well as recommended operating condition must ever be exceeded.** 

**Note 3: Since AVCCn is also used as the power supply for Ports 5 to 7, it should be connected to a power source even if the AD converter is not used.** 

**Note 4: Unless otherwise specified, the values specified for ports also apply to functions assigned to each port.** 

### Flash-Version Product





**Note 1: Recommended operating conditions are usage conditions recommended for proper operation of the device maintaining an expected level of quality. The equipment manufacturer should design so that no recommended operating condition is exceeded with respect to supply voltage, operating temperature range, AC/DC specifications, etc. Using the device under conditions beyond those listed above may cause the device to malfunction.** 

**Note 2: No maximum absolute rating as well as recommended operating condition must ever be exceeded.** 

**Note 3: Since AVCCn is also used as the power supply for Ports 5 to 7, it should be connected to a power source even if the AD converter is not used.** 

**Note 4: Unless otherwise specified, the values specified for ports also apply to functions assigned to each port.** 

# 19.3 DC Electrical Characteristics (1/2)

## Mask-Version Product  $Ta = -40 to 85 °C$



**Note 1: Ta** = **25**℃**, DVCC3** = **3.3 V, DVCC15 = 1.5V and AVCCn = 3.3 V, unless otherwise noted.** 

**Note 2: The drive capability can be set to low or high in the PnDSSR register for each port.** 

Flash-Version Product  $T_a = -40 \text{ to } 85 \text{°C}$ 



 $\curvearrowright$ 

**Note 1: Ta**=**25**℃**, DVCC3**=**3.3V, DVCC2=2.5V and AVCCn=3.3V, unless otherwise noted.** 

**Note 2: The drive capability can be set to low or high in the PnDSSR register for each port.** 

# 19.4 DC Electrical Characteristics (2/2)

### Mask-Version Product

DVCC15 = CVCC15=1.35 V to 1.65 V, DVCC3 = 3.0 V to 3.6 V, AVCCn = 3.0 V to 3.6 V, Ta = -40 to 85°C (n=0, 1)



**Note 1: Ta**=**25**℃**, DVCC3**=**3.3V, DVCC15=1.5V and AVCCn=3.3V, unless otherwise noted.** 

Note 2: Max. values are theoretical maximum values that should not be exceeded under the worst possible conditions.

Note 3: I<sub>CCN</sub> (Typ) measurement conditions: Run an arithemetic program provided by Toshiba with all internal **peripheral active.** 

#### Flash-Version Product

DVCC2 = CVCC2 = 2.3 V to 2.7 V, DVCC3 =  $3.0$  V to  $3.6$  V, AVCCn =  $3.0$  V to  $3.6$  V, Ta = -40 to  $85^{\circ}$ C (n = 0, 1)



**Note 1: Ta**=**25**℃**, DVCC3**=**3.3V, DVCC2=2.5V and AVCCn=3.3V, unless otherwise noted.** 

**Note 2: Max. values are theoretical maximum values that should not be exceeded under the worst possible conditions.** 

Note 3: I<sub>CCN</sub> (Typ) measurement conditions: Run an arithmetic program provided by Toshiba with all internal **peripherals acitve.** 

# 19.5 10-Bit AD Conversion Characteristics

#### Mask-Version Product

DVCC15 = CVCC15 = 1.35 to 1.65 V, DVCC3 = 3.0 to 3.6 V, AVCCn = VREFH = 3.0 to 3.6 V, AVSS = DVSS = VREFL =  $0$  V, Ta = -40 to 85 °C



**Note 1: 1 LSB** = **(VREFH**−**VREFL)/1024 [V]** 

Note 2: The supply current flowing through the AVCCn pin is included in the digital supply current parameter (I<sub>CC</sub>).

**Note 3: The VREFHn pin is shared with the AVCCn pin.** 

**Note 4: The above characteristics apply when the ADC input pins are not used for other functions.** 

**Note 5: Indicates the difference between the minimum and maximum conversion errors.** 

**Note 6: Indicates a value after offset and gain errors have been adjusted.** 



# Flash-Version Product

DVCC2 = FVCC2 = CVCC2 =  $2.5 \pm 0.2$  V, DVCC3 =  $3.3 \pm 0.3$  V, AVCCn = VREFH =  $3.0$  to  $3.6$  V, AVSS = DVSS = VREFL =  $0$  V, Ta = -40 to 85 °C



**Note 1: 1 LSB** = **(VREFH**−**VREFL)/1024 [V]** 

Note 2: The supply current flowing through the AVCC<sub>n</sub> pin is included in the digital supply current parameter (I<sub>CC</sub>).

**Note 3: The VREFHn pin is shared with the AVCCn pin.** 

**Note 4: The above characteristics apply when the ADC input pins are not used for other functions.** 

**Note 5: Indicates the difference between the minimum and maximum conversion errors.** 

**Note 6: Indicates a value after offset and gain errors have been adjusted.**
### 19.6 SIO Timings

#### Mask-Version Product

(1) I/O Interface Mode (DVCC3 =  $3.3 \pm 0.3$  V, DVCC15 =  $1.5 \pm 0.15$  V, Ta = -40 to 85 °C)

The letter x in the tables below represents the system clock fsys period which depends on the clock gear setting.

#### • SCLK Input mode (SIO2)



\*) SCLK rise or fall: Measured relative to the programmed active edge of SCLK.

#### • SCLK Output mode (SIO2)





**Note 1: Output level measurement conditions: High 0.8DVCC3 [V] / Low 0.2DVCC3 [V], CL=30 pF** 

**Note 2: Input level measurement conditions: High 0.7DVCC3 [V] / Low 0.2DVCC3 [V]** 

## Flash-Version Product

(1) I/O Interface mode (DVCC3 =  $3.3 \pm 0.3$  V, DVCC2 =  $2.5 \pm 0.2$  V, Ta = -40 to 85 °C)

The letter x in the tables below represents the system clock fsys period which depends on the clock gear setting.



\*) SCLK rise or fall: Measured relative to the programmed active edge of SCLK

#### • SCLK Output mode (SIO2)





**Note 1: Output level measurement conditions: High 0.8DVCC3 [V] / Low 0.2DVCC3 [V], CL=30 pF** 

**Note 2: Input level measurement conditions: High 0.7DVCC3 [V] / Low 0.2DVCC3 [V]** 

## 19.7 Event Counter

#### Mask-Version and Flash-Version Products

#### The letter x in the table below represents the IMCLK period.



#### 19.8 Capture

#### Mask-Version and Flash-Version Products

#### The letter x in the table below represents the IMCLK period.



### 19.9 Interrupts (INTC)

### Mask-Version and Flash-Version Products

The letter x in the table below represents the system clock fsys period.



# 19.10 Interrupts (NMI, STOP wakeup interrupt)

# Mask-Version and Flash-Version Products



 $\left\langle \right\rangle$ 

# 19.11 ADTRG Input

# Mask-Version and Flash-Version Products

The letter x in the table below represents the IMCLK period.



# 20. Package Dimensions

20.1 P-LQFP-1414-0.50F



20.2 P-QFP-1420-0.65A

