# 32-bit RISC Microcontroller

# TXZ/TXZ+ Family

# Reference Manual Asynchronous Serial Communication Circuit (UART-C)

**Revision 2.2** 

# 2020-12

# **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

## Contents

| Preface                                        | 5  |
|------------------------------------------------|----|
| Related document                               | 5  |
| Conventions                                    | 6  |
| Terms and Abbreviations                        | 8  |
| 1. Outlines                                    | 9  |
| 2. Configuration                               |    |
| 3. Function and Operation                      |    |
| 3.1. Clock Supply                              |    |
| 3.2. Transfer Clock(Baud rate generator)       | 11 |
| 3.3. Data Format                               | 12 |
| 3.4. Reception Buffer / Transmission Buffer    | 13 |
| 3.4.1. Reception Buffer                        | 14 |
| 3.4.2. Transmission Buffer                     | 14 |
| 3.5. Data Reception                            | 15 |
| 3.5.1. Basic Operation                         | 15 |
| 3.5.2. Reception Error Handling                | 16 |
| 3.5.3. Noise removal of RXD input              |    |
| 3.6. Data Transmission                         | 19 |
| 3.6.1. Basic Operation                         | 19 |
| 3.6.2. Transmission of Break Error             | 21 |
| 3.7. Handshake Function                        | 21 |
| 3.8. Wakeup Function                           | 22 |
| 3.9. Half Clock Mode                           | 23 |
| 3.9.1. Data Reception in Half Clock Mode       | 23 |
| 3.9.2. Data Transmission in Half Clock Mode    | 23 |
| 3.10. DMA Request                              | 24 |
| 3.11. Loopback Function(Test function)         | 25 |
| 3.12. Software Reset                           | 25 |
| 4. Registers                                   | 26 |
| 4.1. List of Registers                         | 26 |
| 4.2. Details of Registers                      | 27 |
| 4.2.1. [UARTxSWRST] (Software Reset Register)  | 27 |
| 4.2.2. [UARTxCR0] (Control Register0)          |    |
| 4.2.3. [UARTxCR1] (Control Register1)          |    |
| 4.2.4. [UARTxCLK] (Clock Control Register)     |    |
| 4.2.5. [UARTxBRD] (Baud Rate Register)         |    |
| 4.2.6. [UARTxTRANS] (Transfer Enable Register) |    |
| 4.2.7. [UARTxDR] (Data Register)               |    |
| 4.2.8. [UARTxSR] (Status Register)             |    |
| 4.2.9. [UARTxFIFOCLR] (FIFO Clear Register)    |    |

# TOSHIBA

|    | 4.2.10. [UARTxERR] (Error Register) | 36 |
|----|-------------------------------------|----|
| 5. | Usage Example                       |    |
|    | 5.1. Baud Rate Setting Value        | 37 |
| 6. | Precautions                         |    |
| 7. | Revision History                    | 39 |
| RE | ESTRICTIONS ON PRODUCT USE          | 40 |

## List of Figures

| UART block diagram                           |                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer clock generator                     |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Data format                                  |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Data buffer configuration                    | 13                                                                                                                                                                                                                                                                                                                                                                                                           |
| Receive timing                               |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reception buffer full operation timing       |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Error flag update timing                     |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Noise removal operation (when <nf>=101)</nf> |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transmission timing                          |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Serial link of the wakeup function           |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reception data in the half clock mode        |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Data 0 transmission in the half clock mode   |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transmission waveform in 1-pin mode          |                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transmission waveform in 2-pin mode          |                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                              | Transfer clock generator<br>Data format<br>Data buffer configuration<br>Receive timing<br>Reception buffer full operation timing<br>Error flag update timing<br>Noise removal operation (when <nf>=101)<br/>Transmission timing<br/>Serial link of the wakeup function<br/>Reception data in the half clock mode<br/>Data 0 transmission in the half clock mode<br/>Transmission waveform in 1-pin mode</nf> |

#### List of Tables

| Table 2.1 | List of Signals                                                          | 10 |
|-----------|--------------------------------------------------------------------------|----|
|           | Transfer mode                                                            |    |
| Table 5.1 | Setting example at ΦTx =40MHz, <prsel> =0000, and <ken> =1</ken></prsel> |    |
| Table 5.2 | Setting example at ΦTx =80MHz, <prsel> =0000, and <ken> =1</ken></prsel> |    |
| Table 7.1 | Revision history                                                         |    |

#### Preface

#### **Related document**

| Document name                    |
|----------------------------------|
| Exception                        |
| Clock Control and Operation Mode |
| Product Information              |
| Input/Output Ports               |

#### Conventions

- Numeric formats follow the rules as shown below:
  - Hexadecimal: 0xABC

Decimal: 123 or 0d123 – Only when it needs to be explicitly shown that they are decimal numbers. Binary: 0b111 – It is possible to omit the "0b" when the number of bit can be distinctly understood from a sentence.

- "\_N" is added to the end of signal names to indicate low active signals.
- It is called "assert" that a signal moves to its active level, "deassert" to its inactive level.
- When two or more signal names are referred, they are described like as [m: n]. Example: S[3: 0] shows four signal names S3, S2, S1 and S0 together.
- The characters surrounded by [] defines the register. Example: [ABCD]
- "n" substitutes suffix number of two or more same kind of registers, fields, and bit names. Example: [XYZ1], [XYZ2], [XYZ3] → [XYZn]
- "x" substitutes suffix number or character of units and channels in the Register List. In case of unit, "x" means A, B, and C ... Example: [ADACR0], [ADBCR0], [ADCCR0] → [ADxCR0] In case of channel, "x" means 0, 1, and 2 ... Example: [T32A0RUNA], [T32A1RUNA], [T32A2RUNA] → [T32AxRUNA]
- The bit range of a register is written like as [m: n]. Example: Bit[3: 0] expresses the range of bit 3 to 0.
- The configuration value of a register is expressed by either the hexadecimal number or the binary number. Example: [ABCD]<EFG>=0x01 (hexadecimal), [XYZn]<VW>=1 (binary)
- Word and Byte represent the following bit length.

| Byte:        | 8 bits  |
|--------------|---------|
| Half word:   | 16 bits |
| Word:        | 32 bits |
| Double word: | 64 bits |

• Properties of each bit in a register are expressed as follows:

| R:   | Read only                   |
|------|-----------------------------|
| W:   | Write only                  |
| R/W: | Read and Write are possible |

- Unless otherwise specified, register access supports only word access.
- The register defined as reserved must not be rewritten. Moreover, do not use the read value.
- The value read from the bit having default value of "-" is unknown.
- When a register containing both of writable bits and read-only bits is written, read-only bits should be written with their default value, In the cases that default is "-", follow the definition of each register.
- Reserved bits of the Write-only register should be written with their default value. In the cases that default is "-", follow the definition of each register.
- Do not use read-modified-write processing to the register of a definition which is different by writing and read out.

All other company names, product names, and service names mentioned herein may be trademarks of their respective companies.

#### **Terms and Abbreviations**

Some of abbreviations used in this document are as follows:

| ACK    | Acknowledgement                             |
|--------|---------------------------------------------|
| CTS    | Clear To Send                               |
| DMA    | Direct Memory Access                        |
| FIFO   | First-In First-Out                          |
| LSB    | Least Significant Bit                       |
| MSB    | Most Significant Bit                        |
| RTS    | Request To Send                             |
| TRGSEL | Trigger Selection circuit                   |
| UART   | Universal Asynchronous Receiver Transmitter |
|        |                                             |

# 1. Outlines

The asynchronous serial communication circuit (UART) can operate as a transmission / reception circuit of 1 channel (UTxTXDA / UTxTXDB / UTxRXD) per unit. The following is a list of functions.

| Function classification                | Function                                         | Operation explanation                                                                                                   |  |
|----------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Baud rate                              | Frequency dividing ratio<br>of prescaler         | Selectable from 1/1 to 1/512 of the $\Phi$ T0 frequency for prescaler clock.                                            |  |
| control                                | Baud rate generator                              | N dividing or N + (64 - K) / 64 (N = 1 to 65535 and K = 0 to 63) dividing of the source clock frequency are possible.   |  |
|                                        | Data length                                      | Selectable 7, 8, or 9-bit.                                                                                              |  |
|                                        | Parity                                           | Parity control: Enable or disable selection<br>Parity type: Even or odd parity is selectable                            |  |
| Data format                            | Stop bit length                                  | Selectable 1-bit or 2-bit.                                                                                              |  |
|                                        | Data transfer order                              | Selectable LSB first or MSB first.                                                                                      |  |
|                                        | Data signal inversion                            | Inversion control of the input and output data signal.<br>Selectable disabled or enabled.                               |  |
|                                        | FIFO storage stages                              | Reception: 8 stages<br>Transmission: 8 stages                                                                           |  |
|                                        | Noise canceling function                         | Reception: Noise canceling function is enabled or disabled for UTxRXD.                                                  |  |
| Transmission<br>/ reception<br>control | Error detection                                  | Reception: Parity error, Framing error, Break error, Overrun error<br>Transmission: Trigger transmission error          |  |
| control                                | Handshake function                               | Transmission / reception control by handshake with UTxCTS_N / UTxRTS_N signal is possible.                              |  |
|                                        | Wake-up function                                 | The wakeup operation of the slave controller is enabled in the 9-bit mode is possible.                                  |  |
| late de chie a                         | Interrupt                                        | Reception interrupt, Transmission interrupt, and Error interrupt.                                                       |  |
| Interlocking control                   | DMA request                                      | Reception DMA request: Burst transfer or Single transfer<br>Transmission DMA request: Burst transfer or Single transfer |  |
| Special                                | Half clock mode<br>(Transmission /<br>reception) | Transmission and reception with half width of Low width of the normal UART waveform is possible.                        |  |
| Special<br>control                     | Loopback function<br>(Test function)             | The transmission data is connected to the reception data and the loopback test is possible.                             |  |
|                                        | Software reset                                   | Initialization can be done by software.                                                                                 |  |

UTxTXDA can be exchanged for UTxRXD and UTxCTS\_N can be exchanged for UTxRTS\_N, too. This is done by a port setting. Refer to "Input/Output Ports" of the reference manual.

# 2. Configuration



Figure 2.1 UART block diagram

| No | Symbol         | Signal name                           | I/O    | Related Reference manual         |  |
|----|----------------|---------------------------------------|--------|----------------------------------|--|
| 1  | ФТ0            | Prescaler clock                       | Input  | Clock Control and Operation Mode |  |
| 2  | UTxRXD         | Data input pin                        | Input  | Product Information              |  |
| 3  | UTxTXDA        | Data output pin A                     | Output | Product Information              |  |
| 4  | UTxTXDB        | Data output pin B                     | Output | Product Information              |  |
| 5  | UTxRTS_N       | Request to send signal pin            | Output | Product Information              |  |
| 6  | UTxCTS_N       | Clear to send signal pin              | Input  | Product Information              |  |
| 7  | UARTxTRGIN     | Trigger transmission signal input pin | Input  | Product Information              |  |
| 8  | INTUARTxRX     | Reception interrupt                   | Output | Exception                        |  |
| 9  | INTUARTxTX     | Transmission interrupt                | Output | Exception                        |  |
| 10 | INTUARTxERR    | Error interrupt                       | Output | Exception                        |  |
| 11 | UARTxRXTRG     | Reception completion trigger          | Output | Product Information              |  |
| 12 | UARTxTXTRG     | Transmission completion trigger       | Output | Product Information              |  |
| 13 | UARTxRX_DMAREQ | Reception DMA request                 | Output | Product Information              |  |
| 14 | UARTxTX_DMAREQ | Transmission DMA request              | Output | Product Information              |  |

# 3. Function and Operation

## 3.1. Clock Supply

When UART is used, the corresponding clock enable bits should be set to "1" (Clock supply) in fsys supply stop register A (*[CGFSYSENA]* and *[CGFSYSMENA]*), fsys supply stop register B (*[CGFSYSENB]* and *[CGFSYSMENB]*), fsys supply stop register C (*[CGFSYSMENC]*), and fc supply stop register (*[CGFCEN]*).

The corresponding registers and the bit locations depend on a product. Some products do not have all registers. For the details, refer to "Clock Control and Operation Mode" in Reference manual.

When attempting to stop supplying the clock, make sure to check whether the UART has been stopped. Note that when the MCU enters STOP mode, make sure to check whether the UART has been stopped as well.

## 3.2. Transfer Clock(Baud rate generator)

The following shows the diagram of the transfer clock generator.



Figure 3.1 Transfer clock generator

The prescaler divides the frequency of the prescaler clock ( $\Phi$ T0) into 1/1 to 1/512. The dividing value is selected by **[UARTxCLK]** <PRSEL>.

The baud rate generator divides the frequency of the input clock into N dividing or N + (64 - K)/64 dividing. The setting of the dividing value is done in *[UARTxBRD]*. The transfer clock frequency is 16 times the baud rate.

The baud rate is calculated as follows:

Baud rate = 
$$\frac{\Phi Tx}{N + \frac{(64 - K)}{64}} \div 16$$

The baud rate of the N dividing is calculated as follows:

Baud rate = 
$$\frac{\Phi T x}{N} \div 16$$

Note: The maximum baud rate is different depending on the product, please refer to the datasheet or "Product Information" of the reference manual.

#### 3.3. Data Format

The summary of the data formats is shown in Table 3.1 and Figure 3.2. A data length, a data transfer order, a parity, a STOP bit length, and a data signal inversion can be selected.

| Data length | Data transfer order   | Parity                           | STOP bit length (transmission) | Data signal inversion        |
|-------------|-----------------------|----------------------------------|--------------------------------|------------------------------|
| 7-bit       |                       |                                  |                                | Performed /<br>Not performed |
| 8-bit       | LSB first / MSB first | Presence / absence<br>Even / Odd | 1-bit or 2-bit                 |                              |
| 9-bit       |                       | Even/ Odd                        |                                | Notpenoimed                  |

Table 3.1 Transfer mode

| • | 7-bit data leng     | yth / LSB first / No data invension                                                                              |
|---|---------------------|------------------------------------------------------------------------------------------------------------------|
|   | Without a prity bit | start bit 0 1 2 3 4 5 6 stop                                                                                     |
|   | With a prity bit    | start bit 0 1 2 3 4 5 6 parity stop                                                                              |
| • | 8-bit data leng     | th / LSB first / No data invension                                                                               |
|   | Without a prity bit | start bit 0 1 2 3 4 5 6 7 stop                                                                                   |
|   | With a prity bit    | start bit 0 1 2 3 4 5 6 7 parity stop                                                                            |
| • | 9-bit data leng     | th / LSB first / No data invension                                                                               |
|   | Without a prity bit | start         bit 0         1         2         3         4         5         6         7         8         stop |
|   | With a prity bit    | start bit 0 1 2 3 4 5 6 7 8 parity stop                                                                          |
| • | 9-bit data leng     | th / MSB first / Data invension                                                                                  |
|   | Without a prity bit | start bit 8 7 6 5 4 3 2 1 0 stop                                                                                 |
|   | With a prity bit    | start bit 8 7 6 5 4 3 2 1 0 parity stop                                                                          |



- (1) Data length Selected from among 7, 8, and 9-bit.
- (2) Parity control

When *[UARTxCR0]*<PE> is set to "1", the parity is enabled. The even or odd parity can be selected by *[UARTxCR0]*<EVEN>.

The parity control circuit generates automatically a parity for the data in the transmission buffer at data transmission. The settings of  $\langle PE \rangle$  and  $\langle EVEN \rangle$  should be done before the transmission data is written to *[UARTxDR]*  $\langle DR \rangle$  (Transmission data).

The parity is automatically generated from the reception data at data reception. The generated parity is compared with the received parity. If they are not identical, the parity error is generated.

(3) STOP bit length

**[UARTxCR0]**<SBLEN> (STOP bit length select) can set the STOP bit length in the UART transmission mode to 1-bit or 2-bit. At data reception, the STOP bit length is handled as 1 bit regardless of the setting value of this bit.

(4) Transmission signals

In the standard UART communication, the signals are output on the UTxTXDA pin. In the half clock mode, the signals are output on the UTxTXDA pin and the UTxTXDB pin. For the details, refer to "3.9 Half Clock Mode".

- (5) Data signal inversion The data inversion is set by [UARTxCR0]<IV> (Data signal inversion). When it is set to "1", the input and output data are inverted.
- (6) Data exchange The function of UTxTXDA, UTxRXD, UTxCTS\_N, and UTxRTS\_N can be exchanged. This is done by a port setting. Refer to "Input/Output Ports" of the reference manual.

## 3.4. Reception Buffer / Transmission Buffer

Received data / transmitted data is stored in reception buffer / transmission buffer.

The reception buffer and the transmission buffer consists of a shift register and a FIFO. The stage count of the receive FIFO and transmit FIFO are "8", respectively.





#### 3.4.1. Reception Buffer

When all bits (one frame) of data input from UTxRXD are stored in the receive shift register, the data is transferred to the receive FIFO and the receive write pointer is moved to the next stage. When the receive FIFO is read, the receive read pointer moves to the next stage. The data in the receive FIFO is read through *[UARTxDR]* (Data register).

The stage count of the data stored in the receive FIFO is shown in *[UARTxSR]*<RLVL>(Receive FIFO data storage level). The register *[UARTxDR]* should not be read when the receive FIFO is empty.

When the stage count of the data stored in the receive FIFO becomes identical with the count value set in the register *[UARTxCR1]*<RIL>(Reception Fill level setting), *[UARTxSR]*<RXFF>(Receive FIFO flag) is set to "1". Then, a reception interrupt is generated if *[UARTxCR1]*<INTRXFE> is set to "1" to enable a reception interrupt (Note). If receive FIFO interrupt control is enabled. The value of *[UARTxCR1]*<RIL> can be set to "1" to "8".

If **[UARTxFIFOCLR]**<RFCLR> is set to "1", the read/write pointer of the receive FIFO is initialized.

Note: Do not set the reception complete interrupt control enable (<INTRXWE>=1) and the receive FIFO interrupt control enable (<INTRXFE>=1) at the same time.

#### 3.4.2. Transmission Buffer

The data written to **[UARTxDR]**(Data register) is stored in the transmit FIFO, and the transmit write pointer moves to the next stage. When data transmission is enabled, the data in the transmit FIFO is transferred to the transmission shift register. Then, the data is output on UTxTXDA/B pins. When the transmit FIFO is transferred, the transmit read pointer moves to the next stage.

The stage count of the data in the transmit FIFO is shown in *[UARTxSR]*<TLVL>(Transmit FIFO data storage level).

When the data in the transmit FIFO is transferred to the transmission shift register and the stage count of the data in the transmit FIFO becomes identical with the count value set in *[UARTxCR1]*<TIL>(Transmission Fill level setting), *[UARTxSR]*<TXFF>(Transmit FIFO flag) is set to "1". Then, a transmission interrupt is generated if *[UARTxCR1]*<INTTXFE> is set to "1" to enable a transmission interrupt. The value of *[UARTxCR1]*<TIL> can be set to "0" to "7".

If **[UARTxFIFOCLR]**<TFCLR>(Transmission buffer clear) is set to "1", the read/write pointer of the transmit FIFO is initialized.

### 3.5. Data Reception

#### 3.5.1. Basic Operation

If *[UARTxTRANS]*<RXE> is set to "1", the data reception is enabled. When the START bit is detected, the data reception starts. The data bits and the STOP bit is received. When *[UARTxTRANS]*<RXE>=1 is set and UTxRXD is "Low", it is regarded immediately as start bit detection.

After one frame data is received completely, the data is transferred from the receive shift register to the receive FIFO. The reception completion flag is set. If the reception completion interrupt control is enabled by *[UARTxCR1]*<INTRXWE>=1, the reception interrupt is generated.

If the reception FIFO interrupt control is enabled by *[UARTxCR1]*<INTRXFE> =1, the receive interrupt is generated when the amount of the data in the receive FIFO reaches the Fill level which is set in *[UARTxCR1]* <RIL>(Reception Fill level setting).

Note: Do not set the reception complete interrupt control enable (<INTRXWE>=1) and the receive FIFO interrupt control enable (<INTRXFE>=1) at the same time.

The followings are examples to generate the reception interrupt.

- When the Fill level is "1" (*[UARTxCR1]*<RIL> =001): One frame data is received completely when the receive FIFO is empty. And the received data is transferred from the receive shift register to the receive FIFO. Then, the storage stage count in the receive FIFO becomes "1".
- When the Fill level is "8" (*[UARTxCR1]*<RIL>=000): One frame data is received completely when the receive FIFO stores 7-stage data. And the received data is transferred from the receive shift register to the receive FIFO. Then, the storage stage count in the receive FIFO becomes "8".

If *[UARTxTRANS]*<RXE> is set to "0" during the data reception, the data reception completes and the operation stops.

| Received signal                                                 | start               | bit0            | X          | ) stop | )                       |
|-----------------------------------------------------------------|---------------------|-----------------|------------|--------|-------------------------|
| Transfer clock                                                  | )<br>               |                 | 14 15 16 1 |        |                         |
| Sampling timing                                                 | Update shift regist | Update shift re | egister    | [U     | pdate shift<br>register |
| Reception operating flag<br><rxrun></rxrun>                     |                     |                 |            |        | Clera flag              |
| Reception completion flag<br><rxend></rxend>                    |                     |                 |            |        |                         |
| Reception completion interrup<br>(when <intrxwe>=1) —</intrxwe> | ot                  |                 |            |        |                         |





| Received signal                                                | start bit0,bit1 parity stop start bit | ),bit1 parity stop                     |                            |
|----------------------------------------------------------------|---------------------------------------|----------------------------------------|----------------------------|
| Sampling timing<br>(Baud rate) -                               | ►Trasfer to<br>FIFO                   | ►Trasfer to<br>FIFD                    |                            |
| FIFO fill level                                                | 7                                     | 8(Full) 8(Full)                        |                            |
| Reception completion flag<br><rxend> -</rxend>                 |                                       |                                        |                            |
| Receive FIFO flag<br><rxff> -</rxff>                           |                                       |                                        |                            |
| Reception completion interru<br>(when <intrxwe>=1) -</intrxwe> | pt                                    |                                        |                            |
| Receive FIFO interrupt<br>(when <intrxfe>=1) -</intrxfe>       |                                       |                                        |                            |
|                                                                |                                       |                                        |                            |
| Received signal                                                | parity S                              | top                                    |                            |
| Sampling timing                                                |                                       | Reception completion /Transfer request |                            |
| Shift register                                                 |                                       | X                                      |                            |
|                                                                |                                       | Transfer to FIFO(W                     | ait for the space in FIFO) |
| FIFO fill level                                                | 8(Full                                | 7                                      | 8(Full)                    |
| Reception completion flag<br><rxend></rxend>                   |                                       | Read <dr></dr>                         | Clear flag                 |
| Receive FIFO flag<br><rxff></rxff>                             |                                       |                                        | Clear flag                 |
| Reception completion interru<br>(when <intrxwe>=1)</intrxwe>   | pt                                    |                                        |                            |
| Receive FIFO interrupt<br>(when <intrxfe>=1)</intrxfe>         |                                       | t                                      |                            |

Figure 3.5 Reception buffer full operation timing

#### 3.5.2. Reception Error Handling

If an error is detected, "1" is set to the corresponding error flag bit in *[UARTxERR]*(Error register) and *[UARTxDR]*(Data register). When the error occurs, please process appropriately. Also, if error interrupt control is enabled (*[UARTxCR1]*<INTERR>=1), an error interrupt occurs.

Note: If at least one error flag is set, the error interrupt is output. To cancel the error interrupt, clear all error flags with *[UARTxERR]* 

The following error detections are done during the data reception.

• Parity error

When the parity addition function is enabled (*[UARTxCR0]*<PE>=1), after all bits of the data are received, the parity data generated from the reception data is compared with the received parity bit. If they are not identical, the parity error occurs. This error is masked when a break error occurs.

- Framing error If the received STOP bit is "0", the framing error occurs. This error is masked when a break error occurs.
- Break error

When all data are "0" between the START bit and the STOP bit, the break error occurs.

• Overrun error

All stages in the receive FIFO store data and the receive shift register has data. Then, if the START bit of the next frame is detected, the overrun error occurs.

Even when the overrun error occurs, the data reception continues. But the received data is discarded. The data in the receive shift register remains. When *[UARTxDR]*(the receive data) is read and some space is generated in the receive FIFO, the data in the receive shift register is transferred to the receive FIFO. While the overrun flag is set, the reception completion interrupt is not generated.

When the overrun error occurs, take the following actions.

- (1) Disable reception control (*[UARTxTRANS]*<RXE>=0)
- (2) Read received all data [UARTxDR]
- (3) Check completion of data reception stop ([UARTxSR]<RXRUN>=0)
- (4) **[UARTxERR]**<OVRERR> should be cleared.
- (5) Re-enable reception control(*[UARTxTRANS]*<RXE>=1)

| Received signal                                                 | start bit0,bit1 parity stop start bit0,b                  | it1 parity stop start bit0,bit1 | parity stop start bit0,bit1 |
|-----------------------------------------------------------------|-----------------------------------------------------------|---------------------------------|-----------------------------|
| Sampling timing<br>(baud rate) _                                | Trasfer to                                                | Trasfer to                      |                             |
| FIFO fill level                                                 | 7 X 8(Fu                                                  | II)                             |                             |
| <perr>,<ferr>,<berr></berr></ferr></perr>                       | ,                                                         |                                 |                             |
| <ovrerr></ovrerr>                                               |                                                           |                                 |                             |
| Reception completion interrup<br>(when <intrxwe>=1) -</intrxwe> | st                                                        |                                 |                             |
| Possived signal                                                 | pority v sta                                              | <u> </u>                        | atort                       |
| Received signal                                                 | parity y sto                                              | ,                               | start                       |
| Sampling timing                                                 | Becontion completion(                                     |                                 | Start bit detection/        |
|                                                                 | Reception completion/<br>Transfer request/Error detection | <u>}</u>                        | Over run detection          |
| Shift register                                                  | ·>                                                        | /                               | X                           |
| FIFO fill level                                                 | 7                                                         | 8(Full)                         |                             |
| <perr>,<ferr>,<berr></berr></ferr></perr>                       |                                                           |                                 |                             |
| <ovrerr></ovrerr>                                               |                                                           |                                 |                             |
| Reception completion interrup<br>(when <intrxwe>=1)</intrxwe>   | t                                                         | <u>þ</u>                        |                             |
| Error interrupt<br>(when <interr>=1</interr>                    |                                                           |                                 |                             |



If the overrun flag is cleared with reception enabled when an overrun error occurs, the latest value of the shift register is stored in the FIFO upon reception of the first STOP bit after clearing the flag, and the receiving operation is continued thereafter. At this time, data stored just before overrun error occurrence and by the first STOP bit reception after the flag clearing is not guaranteed.

#### 3.5.3. Noise removal of RXD input

UTxRXD input has a noise filter function that operates with  $\Phi$ T0 clock or transfer clock. The noise removal time should be set with *[UARTxCR0]*<NF>(UTxRXD noise removal time).





## 3.6. Data Transmission

#### 3.6.1. Basic Operation

Transmission operation has normal data transmission and data transmission using the trigger function.

• Normal data transmission

*[UARTxTRANS]*<TXE> should be set to "1" to enable the data transmission. If data exists in the transmit FIFO, the transmission starts. Or, if data is written to the transmit FIFO, the transmission starts. For normal transmission without the trigger function, *[UARTxTRANS]*<TXTRG> should be set to "0".

At the start of the transmission, data is transferred from the transmit FIFO to the transmission shift register. The START bit, the data, the parity (when the parity is enabled), and the STOP bit are transmitted in this order. When one frame is transmitted completely, the transmission completion flag is set. The transmission interrupt is generated if the interrupt is enabled by [UARTxCR1]

The data transmission continues until all data in the transmit FIFO are transmitted.

If the transmission interrupt is enabled by **[UARTxCR1]**<INTTXFE> =1, the transmit interrupt is generated when the amount of the data in the transmit FIFO reaches the Fill level which is set in **[UARTxCR1]**<TIL> (Transmission Fill level setting).





• Data transmission using the trigger function

When *[UARTxTRANS]*<TXTRG> is "1", *[UARTxTRANS]*<TXE> should be "0". When data exists in the transmit FIFO and a trigger is input, *[UARTxTRANS]*<TXE> becomes "1" automatically and the transmission starts. After the necessary data is transmitted, *[UARTxTRANS]*<TXE> should be set to "0" to wait for a trigger again. Transmission operation is the same as normal data transmission.

A new trigger is ignored during the data transmission

When no data exists in the transmit FIFO and a trigger is input, the trigger is ignored. Then, the error interrupt is generated and *[UARTxERR]*<TRGERR> (Trigger transmission error flag) is set. When the error occurs, please process appropriately.

Note: If at least one error flag is set, the error interrupt is output. To cancel the error interrupt, clear all error flags with *[UARTxERR]* 

At the start of the transmission, data is transferred from the transmit FIFO to the transmission shift register. The START bit, the data, the parity (when the parity is enabled), and the STOP bit are transmitted in this order. When one frame is transmitted completely, the transmission completion flag is set. The transmission interrupt is generated if the interrupt is enabled by [UARTxCR1]<INTTXWE>=1.

The data transmission continues until all data in the transmit FIFO are transmitted. When *[UARTxTRANS]* <TXTRG> is "1", the transmitter waits for a trigger after all data are transmitted.

If the transmission interrupt is enabled by [UARTxCR1]<INTTXFE>=1, the transmit interrupt is generated when the amount of the data in the transmit FIFO reaches the Fill level which is set in [UARTxCR1]<TIL> (Transmission Fill level setting).

- The followings are examples to generate the transmission interrupt.
  - When the Fill level is "0" (*[UARTxCR1]*<TIL> =000): Only one stage data is stored in the transmit FIFO. And the data is transferred from the transmit FIFO to the transmit shift register to transmit the data. The storage stage count in the transmit FIFO becomes "0".
  - When the Fill level is "7" (*[UARTxCR1]*<TIL>=111): 8 stage data is stored in the transmit FIFO. One stage data is transferred from the transmit FIFO to the transmit shift register to transmit the data. The storage stage count becomes "7".
- Disable of transmission control

When *[UARTxTRANS]*<TXE> is set to "0" during the data transmission, the transmitter stops after the current frame data transmission completes. The data in the transmit FIFO is maintained. Also, when re-enabling transmission control, set *[UARTxTRANS]*<TXE> to "1" after confirming transmission completion with *[UARTxSR]*<TXRUN>=0.

#### 3.6.2. Transmission of Break Error

When **[UARTxTRANS]**<BK>(Break transmission) is set to "1", UTxTXDA/B output the Low level regardless of the value in **[UARTxTRANS]**<TXE>(Transmission control) and the enable/disable of the half clock mode. If **[UARTxTRANS]**<BK> is set to "1" during the data transmission, the Low level is output after the current frame is completely transmitted. Also, when the CTS handshake is enabled (**[UARTxCR0]**<CTSE>=1) and the UTxCTS\_N pin is "High", output of "Low" level is started.

*[UARTxTRANS]*<BK> should be set to "0" to stop the output of the Low level.

#### 3.7. Handshake Function

The CTS/RTS handshake function controls the communication using the UTxCTS\_N pin for the data transmission and the UTxRTS\_N pin for the data reception. The CTS handshake function is enabled by *[UARTxCR0]*<CTSE> (CTS handshake function), and the RTS function is enabled by *[UARTxCR0]*<RTSE>(RTS handshake function).

When the CTS is enabled, the following operation is done. If the UTxCTS\_N pin becomes "High" during the data transmission, the current data transmission completes and then the transmission stops until the UTxCTS\_N pin becomes "Low". The transmission interrupt is generated as a normal operation. So, owing to this function, the next transmission data can be written to the transmission buffer and the transmitter can stay in the transmission wait state.

When the RTS is enabled, the UTxRTS\_N pin outputs the Low level if the data reception is available, that is, the following conditions are valid:

- *[UARTxTRANS]*<RXE> (Reception control) is "1", which shows the data reception availability.
- The data reception is not operating.
- Receive FIFO has enough space or the receive shift register is empty.

## 3.8. Wakeup Function

In the 9-bit mode, the wakeup operation of the slave controller is enabled when the wakeup function control bit *[UARTxCR0]*<WU>(Wake-up function) is set to "1".

A reception interrupt is generated only when the MSB bit of the reception data (*JUARTxDRJ*<DR[8]>(Reception data)) is "1".

Note: The UTxTXDA pins in the slave controllers should be in the open drain output mode.





The execution procedure of the wakeup function is as follows:

The master and slave controllers should be set to the 9-bit mode. Each slave controller should set [UARTxCR0]<WU> to "1" to enable the data reception. Prepare the Select code (8 bits) for each slave controller beforehand.

The master controller transmits one frame data which includes the Select code (8 bits) of the slave controller. The MSB bit *[UARTxDR]*<DR[8]>(Transmission data) should be set to "1".

Each slave controller receives the frame. If a select code of each slave controller is identical with the received one, it clears its own [UARTxCR0]<WU> to "0". Comparison of select code is executed by software.

The master controller transmits data to the specified slave controller (the controller with *[UARTxCR0]*<WU>=0). At this time, the MSB bit *[UARTxDR]*<DR[8]> should be set to "0".

The slave controller whose  $\langle WU \rangle$  is "1" ignores the reception data. The reception interrupt is not generated because the MSB bit *[UARTxDR]*  $\langle DR[8] \rangle$  (Reception data) is "0". The slave controller with *[UARTxCR0]*  $\langle WU \rangle = 0$  can transmit data to the master controller. So the slave controller can notify the master controller of the completion of reception.

## 3.9. Half Clock Mode

*[UARTxCR0]*<HBSEN> should be set to "1" to enable the half clock mode. In the half clock mode, the width of the data "0" becomes half of the Low width of the normal UART waveform.

#### 3.9.1. Data Reception in Half Clock Mode

The Low level of the input data (UTxRXD) is detected and an appropriated width of "0" is generated to use an UART reception data in the half clock mode.



Figure 3.10 Reception data in the half clock mode

#### 3.9.2. Data Transmission in Half Clock Mode

The data "0" width in the half clock mode is half of the width of the normal UART communication as shown in Figure 3.11.



Figure 3.11 Data 0 transmission in the half clock mode

There are two transmission signal pins in the half clock mode. When *[UARTxCR0]*<HBSMD> is set to "0" (1-pin mode), these two pins output the same signal. When it is set to "1" (2-pin mode), these pins output the data "0" alternately. *[UARTxCR0]*<HBSST> sets which pin should output the data "0" first.

(1) 1-pin mode



Figure 3.12 Transmission waveform in 1-pin mode

(2) 2-pin mode (*JUARTxCR0J*<HBSST> =0: UTxTXDA outputs "0" first.)



Figure 3.13 Transmission waveform in 2-pin mode

## 3.10. DMA Request

There are a single request and a burst request in the transmission.

• Reception DMA request

*[UARTxCR1]*<DMARE> should be set to "1" to enable them.

When one data or more exist in the receive FIFO, the single request is generated.

The burst request is generated when the value of *[UARTxSR]*<RLVL> which shows the stage count of the currently stored data becomes equal to or more than the reception interrupt generation level (Fill level) set in *[UARTxCR1]*<RIL>. When the DMA transfer completes, the burst request is generated if the stored data level is equal to or more than the Fill level.

• Transmission DMA request

[UARTxCR1]<DMATE> should be set to "1" to enable them.

When one data stage space or more exist in the transmit FIFO, the single request is generated. The burst request is generated when the value of *[UARTxSR]*<TLVL> which shows the stage count of the currently stored data becomes equal to or less than the transmission interrupt generation level (Fill level) set in *[UARTxCR1]*<TIL>. When the DMA transfer completes, a burst request is generated if the stored data level is equal to or less than the Fill level.

## 3.11. Loopback Function(Test function)

**[UARTxCR0]**<LPB> (Loopback function) should be set to "1" to enable the loopback function. When the loopback function is enabled, the transmission data is connected to the reception data and the loopback test is possible.

The connection destination changes depending on the half clock mode control setting ([UARTxCR0]<HBSEN>).

When the half clock communication is disabled (<HBSEN>=0), UTxTXDA is connected to the reception data.

When the half clock communication is enabled (<HBSEN>=1), the signal of the logical AND of UTxTXDA and UTxTXDB is connected to the reception data.

## 3.12. Software Reset

The sequence of the write of "10" to *[UARTxSWRST]*<SWRST>(Software reset) and the next write of "01" generates the software reset.

The software reset stops the data transfer and initializes the read/write pointers of the receive/transmit FIFO and the error flags. The registers *[UARTxTRANS]*(Transfer Enable Register), *[UARTxDR]*(Data Register), *[UARTxSR]*(Status Register), and *[UARTxERR]*(Error Register) are initialized.

The data in the registers **[UARTxCR0]**(Control Register 0), **[UARTxCR1]**(Control Register 1), **[UARTxCLK]** (Clock Control Register), and **[UARTxBRD]**(Baud Rate Register) are maintained.

The status of the software reset operation is shown in *[UARTxSWRST]*<SWRSTF>(Software reset flag). If the software reset is asserted, the next operation should be done after <SWRSTF> is checked to be "0".

# 4. Registers

# 4.1. List of Registers

The control registers and their addresses are shown as follows:

| Function              | Function | Channel / Unit | Base address |            |            |  |
|-----------------------|----------|----------------|--------------|------------|------------|--|
| Function              | name     | Channel / Onit | TYPE1        | TYPE2      | TYPE3      |  |
|                       |          | ch0            | 0x400BB000   | 0x400CE000 | 0x4006E000 |  |
|                       |          | ch1            | 0x400BB100   | 0x400CE400 | 0x4006E400 |  |
|                       |          | ch2            | 0x400BB200   | 0x400CE800 | 0x4006E800 |  |
| Asynchronous Serial   | UART     | ch3            | 0x400BB300   | 0x400CEC00 | 0x4006EC00 |  |
| Communication Circuit |          | ch4            | 0x400BBD00   | 0x400CF000 | 0x4006F000 |  |
|                       |          | ch5            | 0x400BBE00   | 0x400CF400 | 0x4006F400 |  |
|                       |          | ch6            | 0x400BC400   | 0x400CF800 | 0x4006F800 |  |
|                       |          | ch7            | 0x400BC500   | 0x400CFC00 | 0x4006FC00 |  |

Note: The channel/unit and base address type are different by products. Please refer to "Product Information" of the reference manual for the details.

| Register Na              | Address (Base+) |        |
|--------------------------|-----------------|--------|
| Software Reset Register  | [UARTxSWRST]    | 0x0000 |
| Control Register0        | [UARTxCR0]      | 0x0004 |
| Control Register1        | [UARTxCR1]      | 0x0008 |
| Clock Control Register   | [UARTxCLK]      | 0x000C |
| Baud Rate Register       | [UARTxBRD]      | 0x0010 |
| Transfer Enable Register | [UARTxTRANS]    | 0x0014 |
| Data Register            | [UARTxDR]       | 0x0018 |
| Status Register          | [UARTxSR]       | 0x001C |
| FIFO Clear Register      | [UARTxFIFOCLR]  | 0x0020 |
| Error Register           | [UARTxERR]      | 0x0024 |

## 4.2. Details of Registers

#### 4.2.1. [UARTxSWRST] (Software Reset Register)

| Bit  | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7    | SWRSTF     | 0              | R    | Software reset flag<br>0: Software reset is not asserted.<br>1: Software reset is asserted.                                                                                                                                                                                                                                                                                                                                                               |
| 6:2  | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1:0  | SWRST[1:0] | 00             | w    | Software reset<br>The sequence of the write of "10" and the next write of "01"<br>generates the software reset.<br>The software reset initializes the registers <i>[UARTxTRANS]</i> ,<br><i>[UARTxDR]</i> , <i>[UARTxSR]</i> , and <i>[UARTxERR]</i> . And, the<br>transmission and reception circuit is also initialized. The<br>read/write pointers of the receive/transmit FIFO are initialized,<br>too.<br>When this field is read, "00" is returned. |

### 4.2.2. [UARTxCR0] (Control Register0)

| Bit   | Bit Symbol | After<br>Reset | Туре | e Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------|------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:19 | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 18    | HBSST      | 0              | R/W  | <ul> <li>Half clock mode communication start control</li> <li>0: Output starts at UTxTXDA pin.</li> <li>1: Output starts at UTxTXDB pin.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 17    | HBSMD      | 0              | R/W  | Half clock mode communication output control<br>0: 1-pin mode<br>1: 2-pin mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 16    | HBSEN      | 0              | R/W  | Half clock mode control<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 15    | LPB        | 0              | R/W  | Loopback function<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 14:12 | NF[2:0]    | 000            | R/W  | <ul> <li>UTxRXD noise removal time</li> <li>000: None.</li> <li>001: A signal with 2 cycles or less with ΦT0 clock is removed as noise, and a signal with 3 cycles or more is valid.</li> <li>010: A signal with 4 cycles or less with ΦT0 clock is removed as noise, and a signal with 5 cycles or more is valid.</li> <li>011: A signal with 8 cycles or less with ΦT0 clock is removed as noise, and a signal with 8 cycles or more is valid.</li> <li>011: A signal with 8 cycles or more is valid.</li> <li>100: A signal with 2 cycles or more is valid.</li> </ul> |  |  |  |
| 11    | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 10    | CTSE       | 0              | R/W  | CTS handshake function<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 9     | RTSE       | 0              | R/W  | RTS handshake function<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 8     | WU         | 0              | R/W  | Wake-up function<br>0: Disabled.<br>1: Enabled.<br>This setting is available only for the 9-bit mode. It is ignored in the other<br>modes. If it is set to "1" (Enabled) and the 9th bit of the reception data is "1",<br>the corresponding reception interrupt is generated.                                                                                                                                                                                                                                                                                             |  |  |  |
| 7     | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 6     | IV         | 0              | R/W  | Data signal inversion<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 5     | DIR        | 0              | R/W  | Data transfer order<br>0: LSB first<br>1: MSB first                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

| Bit | Bit Symbol | After<br>Reset | Туре | Function                                                            |  |  |  |
|-----|------------|----------------|------|---------------------------------------------------------------------|--|--|--|
| 4   | SBLEN      | 0              | R/W  | STOP bit length<br>0: 1-bit<br>1: 2-bit                             |  |  |  |
| 3   | EVEN       | 0              | R/W  | Even parity selection<br>0: Odd parity<br>1: Even parity            |  |  |  |
| 2   | PE         | 0              | R/W  | Parity addition<br>0: Disabled.<br>1: Enabled.                      |  |  |  |
| 1:0 | SM[1:0]    | 00             | R/W  | Data length<br>00: 7-bit<br>01: 8-bit<br>10: 9-bit<br>11: Reserved. |  |  |  |

Note: This register cannot be rewritten during the data transmission and the data reception. This register is rewritable if [UARTxSR] <SUE> =0 (Setting is enabled).

### 4.2.3. [UARTxCR1] (Control Register1)

| Bit   | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                                             |
|-------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:15 | -          | 0              | R    | Reads as "0".                                                                                                                                                        |
| 14:12 | TIL[2:0]   | 000            | R/W  | Transmission Fill level setting<br>000: 0 stages<br>001: 1 stage<br>:<br>111: 7 stages<br>This sets the Fill level where the transmission interrupt is<br>generated. |
| 11    | -          | 0              | R    | Reads as "0".                                                                                                                                                        |
| 10:8  | RIL[2:0]   | 001            | R/W  | Reception Fill level setting<br>000: 8 stages<br>001: 1 stage<br>:<br>111: 7 stages<br>This sets the Fill level where the reception interrupt is generated.          |
| 7     | INTTXFE    | 0              | R/W  | Transmit FIFO interrupt control<br>0: Disabled.<br>1: Enabled.                                                                                                       |
| 6     | INTTXWE    | 0              | R/W  | Transmission completion interrupt control<br>0: Disabled.<br>1: Enabled.                                                                                             |
| 5     | INTRXFE    | 0              | R/W  | Receive FIFO interrupt control(Note 1)<br>0: Disabled.<br>1: Enabled.                                                                                                |
| 4     | INTRXWE    | 0              | R/W  | Reception completion interrupt control(Note 1)<br>0: Disabled.<br>1: Enabled.                                                                                        |
| 3     | -          | 0              | R    | Reads as "0".                                                                                                                                                        |
| 2     | INTERR     | 0              | R/W  | Error interrupt control<br>0: Disabled.<br>1: Enabled.                                                                                                               |
| 1     | DMATE      | 0              | R/W  | Transmission DMA control<br>0: Disabled.<br>1: Enabled.                                                                                                              |
| 0     | DMARE      | 0              | R/W  | Reception DMA control<br>0: Disabled.<br>1: Enabled.                                                                                                                 |

Note 1: Please do not enable <INTRXWE> and <INTRXFE> at the same time.

Note 2: This register cannot be rewritten during the data transmission and the data reception. This register is rewritable if *[UARTxSR]* <SUE> =0 (Setting is enabled).

#### 4.2.4. [UARTxCLK] (Clock Control Register)

| Bit  | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                                                                                                                                       |
|------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                  |
| 7:4  | PRSEL[3:0] | 0000           | R/W  | Prescaler dividing ratio selection         0000: 1/1       0110: 1/64         0001: 1/2       0111: 1/128         0010: 1/4       1000: 1/256         0011: 1/8       1001: 1/512         0100: 1/16       1010 to 1111: Inhibited setting.         0101: 1/32 |
| 3:2  | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                  |
| 1:0  | -          | 00             | R/W  | Always write "00".                                                                                                                                                                                                                                             |

Note: This register cannot be rewritten during the data transmission and the data reception. This register is rewritable if [UARTxSR] <SUE> =0 (Setting is enabled).

#### 4.2.5. [UARTxBRD] (Baud Rate Register)

| Bit   | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                               |
|-------|------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | -          | 0              | R    | Reads as "0".                                                                                                                                          |
| 23    | KEN        | 0              | R/W  | N + (64 - K) /64 dividing control<br>0: Disabled.<br>1: Enabled.                                                                                       |
| 22    | -          | 0              | R    | Reads as "0".                                                                                                                                          |
| 21:16 | BRK[5:0]   | 000000         | R/W  | K value setting of the N + (64 - K) /64 dividing<br>000000: K =0<br>000001: K =1<br>000010: K =2<br>:<br>111111: K =63                                 |
| 15:0  | BRN[15:0]  | 0x0000         | R/W  | N value setting of the N + (64 - K) /64 dividing or N dividing.<br>0x0000: Inhibited setting.<br>0x0001: N =1<br>0x0002: N =2<br>:<br>0xFFFF: N =65535 |

Note: This register cannot be rewritten during the data transmission and the data reception. This register is rewritable if [UARTxSR] <SUE> =0 (Setting is enabled).

#### 4.2.6. [UARTxTRANS] (Transfer Enable Register)

| Bit  | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                 |
|------|------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:4 | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                            |
| 3    | BK         | 0              | R/W  | Break transmission<br>0: No transmission is done.<br>1: Transmission is done.<br>When this bit is set to "1", the Low level is output. When this bit is<br>set to "0", the transmission stops. If <b>[UARTxCR1]</b> <iv> is "1" to<br/>invert the data, the High level is output.</iv>                                                   |
| 2    | TXTRG      | 0              | R/W  | Trigger transmission control<br>0: Disabled.<br>1: Enabled.<br>Do not change <txtrg> during transmission. Set <txe> to "0"<br/>and check <b>[UARTxSR]</b> <txrun> =0 (operation stop) and then<br/>change.<br/>For the selection of the trigger input, refer to "Product Information"<br/>of the reference manual.</txrun></txe></txtrg> |
| 1    | TXE        | 0              | R/W  | Transmission control<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                      |
| 0    | RXE        | 0              | R/W  | Reception control<br>0: Disabled.<br>1: Enabled.                                                                                                                                                                                                                                                                                         |

#### 4.2.7. [UARTxDR] (Data Register)

| Bit   | Bit Symbol | After<br>Reset | Туре | Function                                                                                      |  |
|-------|------------|----------------|------|-----------------------------------------------------------------------------------------------|--|
| 31:19 | -          | 0              | R    | Reads as "0".                                                                                 |  |
| 18    | PERR       | 0              | R    | Parity error(Note)<br>0: No errors.<br>1: Error occurs.<br>The write to this bit is ignored.  |  |
| 17    | FERR       | 0              | R    | Framing error(Note)<br>0: No errors.<br>1: Error occurs.<br>The write to this bit is ignored. |  |
| 16    | BERR       | 0              | R    | Break error flag<br>0: No errors.<br>1: Error occurs.<br>The write of this bit is ignored.    |  |
| 15:9  | -          | 0              | R    | Reads as "0".                                                                                 |  |
| 8:0   | DR[8:0]    | Undefined.     | R    | Reception data read.<br>This field should not read when no reception data is present.         |  |
|       |            |                | W    | Transmission data write.                                                                      |  |

Note: <PERR>,<FERR> are masked when a break error occurs.

## 4.2.8. [UARTxSR] (Status Register)

| Bit   | Bit Symbol | After<br>Reset | Туре |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                           | Function                                                                                                                           |  |  |
|-------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31    | SUE        | 0              | R    | <ul> <li>Setting enable status flag</li> <li>0: Setting is enabled.</li> <li>1: Setting is disabled.</li> <li>When <sue> is "0", the UART does neither data transmission nor data reception. The registers can be updated.</sue></li> <li>Note: Target registers are following. <i>[UARTxCR0], [UARTxCR1], [UARTxCLK], [UARTxBRD],</i> and <i>[UARTxFIFOCLR].</i></li> <li><sue> becomes "0" when the followings occur.</sue></li> <li>1. Reset is input.</li> <li>2. Software reset is asserted.</li> <li>3. The data transmission and the data reception complete after <i>[UARTxTRANS]</i></li> </ul> |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
| 30:16 | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
|       |            |                |      | 0: Stop<br>1: Operatin<br>This bit is the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transmission operating flag<br>0: Stop<br>1: Operating<br>This bit is the status flag which shows the transmission is operating.<br>The following status is set by the combination of <txrun> and</txrun> |                                                                                                                                    |  |  |
| 15    | TXRUN      | 0              | R    | <txrun></txrun>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <tlvl></tlvl>                                                                                                                                                                                             | Status                                                                                                                             |  |  |
|       |            |                |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Other than<br>0000                                                                                                                                                                                        | Stop or Wait for the next transmission                                                                                             |  |  |
|       |            |                |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0000                                                                                                                                                                                                      | Transmission completes and the transmit FIFO is empty.                                                                             |  |  |
|       |            |                |      | 1     -     Transmission is operating. <txrun> is set when data is present in the transmission shift register even though the transmit FIFO is empty.</txrun>                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
|       |            | 0              | R    | 0: -<br>1: Transmis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | completion fla<br>ssion completio<br>et when one fra                                                                                                                                                      | -                                                                                                                                  |  |  |
| 14    | TXEND      | 0              | w    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
| 13    | 13 TXFF    |                | R    | This bit is se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | unt reaches the<br>et when the stag                                                                                                                                                                       | set transmission Fill level.<br>ge count of the stored data becomes the<br><b>ARTxCR1]</b> <til> value ) from <til>+1.</til></til> |  |  |
|       |            |                | W    | Flag clear<br>0: -<br>1: Flag clea<br>Write of "1" cl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
| 12    | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                           |                                                                                                                                    |  |  |
| 11:8  | TLVL[3:0]  | 0000           | R    | This field sho                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Transmit FIFO data storage level<br>This field shows the current stage count of the data stored in the<br>transmit FIFO.                                                                                  |                                                                                                                                    |  |  |



| Bit     | Bit Symbol | After<br>Reset | Туре |                                                                                                                                                                                                                                                                   |                                                                                                                             | Function                                                            |  |
|---------|------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|
|         |            |                |      |                                                                                                                                                                                                                                                                   | g<br>nich shows the                                                                                                         | reception is operating.<br>y the combination of <rxrun> and</rxrun> |  |
| 7       | RXRUN      | 0              | R    | <rxrun></rxrun>                                                                                                                                                                                                                                                   | <rlvl></rlvl>                                                                                                               | Status                                                              |  |
|         |            |                |      | 0                                                                                                                                                                                                                                                                 | Other than<br>1000                                                                                                          | Stop or Wait for the next reception                                 |  |
|         |            |                |      |                                                                                                                                                                                                                                                                   | 1000                                                                                                                        | Receive FIFO is full and the reception completes.                   |  |
|         |            |                |      | 1                                                                                                                                                                                                                                                                 | -                                                                                                                           | Reception is operating.                                             |  |
|         |            |                | R    | 0: -<br>1: Receptio                                                                                                                                                                                                                                               | Reception completion flag<br>0: -<br>1: Reception completion<br>This flag is set to "1" when one frame reception completes. |                                                                     |  |
| 6 RXEND |            | 0              | W    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                                                             |                                                                                                                             |                                                                     |  |
| 5       | RXFF       | 0              | R    | Receive FIFO flag         0:       -         1: Data count reaches the set reception Fill level.         This bit is set when the stage count of the stored data stage becomes the [UARTxCR1] <ril> value (the set value of Fill level) from <ril>-1.</ril></ril> |                                                                                                                             |                                                                     |  |
|         |            |                | w    | Flag clear<br>0: -<br>1: Flag clea<br>Write of "1" cl                                                                                                                                                                                                             |                                                                                                                             |                                                                     |  |
| 4       | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                                                     |                                                                                                                             |                                                                     |  |
| 3:0     | RLVL[3:0]  | 0000           | R    | Receive FIFO<br>This field show<br>receive FIFO.                                                                                                                                                                                                                  | ws the current                                                                                                              | level<br>stage count of the data stored in the                      |  |

#### 4.2.9. [UARTxFIFOCLR] (FIFO Clear Register)

| Bit  | Bit Symbol | After<br>Reset | Туре                                                                                                                                                                                                              | Function                                                                                                                                                                               |
|------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | -          | 0              | R                                                                                                                                                                                                                 | Reads as "0".                                                                                                                                                                          |
| 1    | TFCLR      | 0              | w                                                                                                                                                                                                                 | Transmission buffer clear<br>0: -<br>1: Clear<br>When this bit is written to "1", the read/write pointer of the transmit<br>FIFO are initialized.<br>When it is read, "0" is returned. |
| 0    | RFCLR      | 0              | When it is read, "0" is returned.<br>Reception buffer clear<br>0: -<br>1: Clear<br>When this bit is written to "1", the read/write pointer of the r<br>FIFO are initialized.<br>When it is read, "0" is returned. |                                                                                                                                                                                        |

Note: This register cannot be rewritten during the data transmission and the data reception. This register is rewritable if [UARTxSR] <SUE> =0 (Setting is enabled).

#### 4.2.10. [UARTxERR] (Error Register)

| Bit      | Bit Symbol | After<br>Reset | Туре | Function                                                                                                                                                                                                                         |
|----------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:5     | -          | 0              | R    | Reads as "0".                                                                                                                                                                                                                    |
| 4 TRGERR |            | 0              | R    | <ul><li>Trigger transmission error flag</li><li>0: No errors.</li><li>1: Error occurs.</li><li>This is set to "1" when the data transmission cannot be started by the trigger because of no data in the transmit FIFO.</li></ul> |
|          |            |                | w    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                            |
| 2        |            | 0              | R    | Overrun error flag<br>0: No errors.<br>1: Error occurs.<br>This is set to "1" when an overrun error occurs.                                                                                                                      |
| 3        | OVRERR     | 0              | w    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.(Note3)                                                                                                                                                     |
|          |            | 0              | R    | Parity error flag(Note 1)<br>0: No errors.<br>1: Error occurs.<br>This is set to "1" when a parity error occurs.                                                                                                                 |
| 2 PE     | PERR       |                | w    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                            |
| 1        |            |                | R    | Framing error flag(Note 1)<br>0: No errors.<br>1: Error occurs.<br>This is set to "1" when a framing error occurs.                                                                                                               |
|          | FERR       | 0              | w    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                            |
| 0        | BERR       | 0              | R    | Break error flag<br>0: No errors.<br>1: Error occurs.<br>This is set to "1" when a break error occurs.                                                                                                                           |
| 0        | BEKK       |                | W    | Flag clear<br>0: -<br>1: Flag clear.<br>Write of "1" clears this bit.                                                                                                                                                            |

Note 1: <PERR>,<FERR> are masked when a break error occurs.

Note 2: If error occurrence and flag clearing are simultaneous, clearing takes precedence.

Note 3: For the procedure for clearing the overrun flag, refer to "3.5.2 Reception Error Handling".

# 5. Usage Example

# 5.1. Baud Rate Setting Value

The following shows samples of the baud rate setting values using the clock frequency  $\Phi Tx$ . The deviation of  $\Phi Tx$  is not included.

| Baud Rate<br>(bps) | <brk></brk> | <br>BRN> | Calculated<br>Value<br>(bps) |
|--------------------|-------------|----------|------------------------------|
| 9600               | 0x25        | 0x104    | 9600                         |
| 9000               | 0x26        | 07104    | 9000                         |
| 19200              | 0x32        | 0x082    | 19198                        |
| 19200              | 0x33        | 0X062    | 19201                        |
| 38400              | 0x39        | 0x041    | 38397                        |
| 30400              | 0x3A        | 0X041    | 38406                        |
| 57600              | 0x26        | 0x02B    | 57595                        |
| 57600              | 0x27        | UXUZD    | 57616                        |
| 62500              | 0x00        | 0x027    | 62500                        |
| 76900              | 0x1C        | 0,000    | 76775                        |
| 76800              | 0x1D        | 0x020    | 76812                        |
| 115200             | 0x13        | 0x015    | 115191                       |
| 115200             | 0x14        | 0X015    | 115274                       |
| 128000             | 0x1E        | 0x013    | 128000                       |

| I able 5.1 | Setting example at $\Phi Tx = 40 MHz$ , <prse< td=""><td>L&gt; =0000, and <ken> =1</ken></td></prse<> | L> =0000, and <ken> =1</ken> |
|------------|-------------------------------------------------------------------------------------------------------|------------------------------|

| Table 5.2 | Setting example at ΦTx =80MHz, <prsel> =0000, and <ken> =1</ken></prsel> |
|-----------|--------------------------------------------------------------------------|
|-----------|--------------------------------------------------------------------------|

| Baud Rate<br>(bps) | <brk></brk> | <brn></brn> | Calculated<br>Value<br>(bps) |
|--------------------|-------------|-------------|------------------------------|
| 9600               | 0x0A        | 0x208       | 9600                         |
| 9000               | 0x0B        | 0/200       | 9000                         |
| 19200              | 0x25        | 0x104       | 19200                        |
| 38400              | 0x32        | 0x082       | 38397                        |
| 36400              | 0x33        | 0x062       | 38402                        |
| 57600              | 0x0C        | 0x056       | 57595                        |
| 57000              | 0x0D        | 0x050       | 57606                        |
| 62500              | 0x00        | 0x04F       | 62500                        |
| 76800              | 0x39        | 0x041       | 76794                        |
| 70000              | 0x3A        | 0X041       | 76812                        |
| 115200             | 0x26        | 0x02B       | 115191                       |
| 113200             | 0x27        | UXUZD       | 115232                       |
| 128000             | 0x3C        | 0x027       | 128000                       |

# 6. Precautions

- In some products, the UTxRTS\_N pin or the UTxCTS\_N pin may not be assigned. The corresponding functions should not be used in those products.
- The registers which are not assigned should not be accessed.
- The trigger input depend on the product when the trigger transmission control is used. Refer to "Product Information" of the reference manual.

# 7. Revision History

| Revision | Date       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2017-09-11 | First release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.0      | 2018-06-05 | <ul> <li>"Outlines" Error detection/Operation explanation cell<br/>Transmission term: Deleted "Break error,"</li> <li>"Figure 2.1", "3.4.", "Figure 3.5"<br/>receive buffer → reception buffer, transmit buffer → transmission buffer</li> <li>"Table 2.1" Separate Signal name term into symbol term and Signal name term<br/>Related Reference manual: "Clock Control Circuit" → "Clock Control"</li> <li>"3.1.Clock Supply" Modified register name</li> <li>"3.2. Transfer Clock" Added Note</li> <li>"3.4. Reception Buffer / Transmission Buffer"<br/>receive buffer / transmit buffer → reception buffer / transmission buffer</li> <li>"3.5.2." Reception Error Handling Added</li> <li>"If the overrun flag is cleared with reception enabled when an overrun error"</li> <li>"4.1.List of Registers" Base address table: Added "ch6" and "ch7" row.<br/>Added "TYPE3" column</li> <li>"4.2.5." BRN/Function: N + (64 - K) /64 dividing →<br/>N + (64 - K) /64 dividing or N dividing</li> <li>"4.2.8." SUE/Function: Deleted [UARTxERR]</li> <li>"4.2.10" Deleted "Note2: This register cannot be rewritten during the"<br/>Added Note2,Note3</li> </ul> |
| 2.1      | 2019-07-26 | <ul> <li>1. modified the Operation explanation of Baud rate control.</li> <li>3.5.2 modified the contents of taking actions when the overrun error occurs.</li> <li>4.2.8 modified the "0" writing operation of bit 14/13/6/5 (Don't care → -)</li> <li>4.2.9 modified the "0" writing operation of bit 1/0 (Don't care → -)</li> <li>4.2.10 modified the "0" writing operation of bit 4/3/2/1/0 (Don't care → -)</li> <li>revised the page of "RESTRICTIONS ON PRODUCT USE"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.2      | 2020-12-14 | <ul> <li>Modified top page and header and footer (added New Family)</li> <li>Revised the page of "Conventions"</li> <li>Modified description of trademark</li> <li>modified 1. Outline</li> <li>Modified 3.1. Clock Supply</li> <li>3.4. Reception Buffer / Transmission Buffer<br/>Modified description</li> <li>3.5.2. Reception Error Handling<br/>Modified description</li> <li>3.9.1. Data Reception in Half Clock Mode<br/>Modified description</li> <li>"4.1. List of Registers"<br/>"ch6" and "ch7" of "TYPE1" column: Added base address</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Table 7.1 Revision history

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without
  limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF
  NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

## **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/