# TOSHIBA

# Thermal Management for Designs Using Discrete Semiconductor Devices

There are several effective ways to manage the high temperatures of today's discrete semiconductors in your design. Simulation techniques are vital for measuring how well each approach is working. This article introduces our thermal simulation results.

We hope that this document will help you minimize heat generation problems when designing.



It's no surprise that semiconductor chip temperatures are trending upward. That heat can cause severe issues with performance and functionality. For example, Figure 1 illustrates the increasing need for surface-mount packages that exhibit optimal thermal performance.

There are various thermal design approaches that support the dissipation of heat, but which ones work best?



Figure 1. In this simulation, it's obvious that PKG3 is the source of heat generation issues. This can be addressed by modern thermal design approaches.

There are several causes behind the trend toward temperatures in discrete semiconductor devices rising. One is the reduced self-heat dissipation resulting from a reduction in the size of the electronics. Another cause is the increased ambient operating temperatures that come with high-density board assemblies. Furthermore, thermal heat generation has increased alongside efforts to achieve higher-speed operations.



# Design Countermeasures to Mitigate Heat Issues

There are several ways to mitigate temperature issues. For example,

multi-layer PCBs will impact the thermal design of an electronic device because most of the heat generated is going to be dispersed by thermal conduction to the top and bottom surfaces and the internal structures of the PCB. Increasing the number of layers is a proven way to increase power dissipation. However, this is primarily effective when 4 to 8 layers are used and will impact the cost.

Heatsinks mounted directly on the PCB are one way to dissipate the heat generated by components on the PCB board. However, the amount of dissipation is directly related to the heatsink size and the heatsink emissivity.

While increasing the size of a heatsink seems like an extremely effective approach to dissipating heat, it must be balanced with size and cost constraints. Measures taken to enhance heatsink emissivity, such as surface treatments with anodized aluminum, are also quite effective but again limited by cost.

## **Copper Trace Layers, TIM, and Vias**

Using copper trace layers significantly increases the thermal conductivity of the board itself. Furthermore, increasing copper trace thickness further increases the surface area from which heat can be effectively dissipated, thus enhancing the overall thermal conductivity of the board.

Thermal interference is particularly noticeable when multiple heatgenerating devices are arranged in a row. If the devices are too close



together, heat generation is more problematic. And while spacing the devices further apart will help, there is a distance at which no more gains to be achieved. Another factor is the TIM (Thermal Interface Material). The use of a thinner TIM will assist in more effective dissipation but is more challenging to optimize when using TIM for a small surface area.

Vias are holes in the PCB to establish electrical connections between layers of a printed circuit board. Vias just below a drain frame are quite effective at dissipating heat. Meanwhile, peripheral vias, while not as efficient, do work well at preventing the conduction of heat to surrounding areas.

# Simulating the Effects of Different Approaches

Not all of these methods described above are equal in their ability to address heat generation issues, and their effectiveness may vary significantly depending on the design conditions. Because of this, we performed simulations to evaluate how well each of these thermal design approaches worked and what parameters produced the best results.

More details about the model and simulation specifics can be found in the application note <u>Discrete Semiconductor Devices Hints and Tips for</u> <u>Thermal Design\_ Part 2</u>. Note that one of the most powerful benefits of these simulations was the opportunity to use models and conditions that are impossible to achieve with physical measurement.

The device model for this thermal design evaluation is shown in Figure 2 below and uses <u>SOP Advance</u>, <u>TSON Advance</u>, and <u>DSOP</u> <u>Advance</u> chip packaging.





Figure 2. General purpose simulation model

The PCB was modeled as a 2-inch square, and only the solder resist on the backside was modeled. The solder resist present on the front side was simulated by increasing the emissivity of the board material (for example, glass epoxy FR4). This approach was strategically chosen to reduce the density of the surface mesh while maintaining the same effect as a solder resist.

This PCB thickness was approximately 1.6 mm, based on the most commonly used PCBs. The standard PCB used in the simulation was modeled with four layers, copper was used for the trace material, and all copper trace thicknesses were set to 70  $\mu$ m for evaluation.

## **Modeling Vias and Heatsinks**

Vias were modeled as thermal through-holes, were 0.25 mm square, and placed on the drain trace that serves as the primary thermal path in the package. Vias placed on a copper trace just below were modeled as inner vias; those around the periphery served as outer vias. A heatsink with the same shape and modeled using cuboids was used for all simulations except when it was parameterized.

For the thermal interference model, three instances of a device were placed on the common drain trace and used a PCB with the same size as for a single-device simulation described earlier.



For all models, the same physical property values were used for the TIM, and only its thickness was via. The effect of TIM was evaluated by placing it (1) between a copper trace and a device and (2) between a copper trace and a heatsink.

# **Simulation Results**

As shown in Figure 3, the accuracy of the simulation was found to be within an acceptable range of  $\pm 5$  %.



Figure 3. A comparison of the measured and simulated MOSFET temperatures.

#### Multi-layer PCBs

The effects of multi-layer PCBs are illustrated in Figure 4. Simulation results showed that the chip temperature was reduced by 7 % when the number of PCB layers was increased from 4 to 8. The primary issue lies in the increased cost.





Figure 4. Number of PCB layers versus chip temperature.

#### **PCB Trace Thickness**

Increasing the trace thickness from 70  $\mu m$  to 105  $\mu m$  reduced chip temperature by 6 %,

#### **Heatsink Size**

For a design with no heatsink, adding a 1 cm tall heatsink dropped the chip temperature by 12 %. When a heatsink with a height of 2 cm was modeled, it resulted in a 19 % reduction in board temperature. This particular approach is much more effective than depending solely on the PCB to dissipate heat.

#### **Heatsink Emissivity**

The emissivity of a heatsink can be increased from 0.04 to 0.8 by treating the surface with anodized aluminum. When such a heatsink was implemented, it decreased chip temperature by 12 %. While



extremely effective, this surface treatment can significantly impact the cost.

## **Thermal Interference**

For three devices in a row, a spacing of 3 mm caused a 3 % increase in chip temperature; however, there was no increase in temperature when a spacing of 12 mm was implemented.

#### TIM

For a small surface area, benefits are to be gained from using a thinner TIM; this is not true, however, when larger surface areas are involved.

#### Vias Just Below a Drain Frame

Placing vias just below a drain frame proved quite effective when compared to a PCB with no via. A 9 % chip temperature drop was achieved when three vias were added, and adding five vias resulted in a 12 % temperature drop.

### **Peripheral Vias**

When compared to a PCB with no via, adding six vias led to a 7 % drop in chip temperature, while ten vias resulted in a 10 % temperature drop. It is worthy of note, however, that peripheral vias were less effective than vias placed just below a drain frame. On the other hand, peripheral vias do have an excellent benefit to their use: they may prevent the conduction of heat to surrounding areas.

# **Toshiba Semiconductor Solutions**

Not all surface mount packages are created equal when it comes to thermal design and performance, which is why we have actively pursued the development of solutions that provide superior thermal



performance in their packaging, including <u>MOSFET packages</u>, the <u>SOP</u> <u>Advance package</u>, and the <u>TO-247 package</u> used in the simulation.

We have semiconductor components with cutting-edge packaging that implements the proven methods just discussed. Also, we offer you a <u>simplified 3D model (simplified CFD model) suitable for the thermal</u> <u>simulation, focusing on MOSFETs</u>, to help you better understand the temperature distribution of your design and find effective methods of minimizing temperature.

To learn more about thermal design, please see the PDF article below. Discrete Semiconductor Devices Hints and Tips for Thermal Design Part 1 Discrete Semiconductor Devices Hints and Tips for Thermal Design\_Part 2

#### **Restrictions On Product Use**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.

 PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT

("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without

limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signalling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact as via our website.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

TOSHIBA