# Thermal Design for Schottky Barrier Diodes (SBDs) in the US2H Package

## **Outline:**

The US2H package is a thermally enhanced package specifically designed for diodes. This application note describes the advantages of Schottky barrier diodes (SBDs) in the US2H package as well as the power losses of and the thermal design for SBDs.

# **Table of Contents**

| Outline:1                                                            |
|----------------------------------------------------------------------|
| Table of Contents 1                                                  |
| 1. Introduction                                                      |
| 2. Overview of the US2H and USC packages4                            |
| 3. Heat dissipation advantages of the US2H package5                  |
| 4. SBD overview                                                      |
| 4.1. SBD structure                                                   |
| 4.2. Band diagrams of a metal and an n-type semiconductor9           |
| 4.3. Band diagram of an SBD in an unbiased state10                   |
| 4.4. Band diagram of a Schottky junction in the reverse-biased state |
| 4.5. JBS structure11                                                 |
| 5. Power losses of a diode                                           |
| 6. Thermal design 17                                                 |
| 6.1. Thermal design17                                                |
| RESTRICTIONS ON PRODUCT USE                                          |

# **List of Figures**

| Figure 2.1 Comparison of the outline dimensions of the US2H and USC packages4                                          |
|------------------------------------------------------------------------------------------------------------------------|
| Figure 3.1 Comparison of the transient thermal impedance of the CUHS15F40 and CUS10F40(reference data)                 |
| Figure 3.2 Package surface temperature of the CUHS15F40 and CUS10F40 mounted on an board after large power was applied |
| Figure 3.3 Package surface temperature of the CUHS15F40 and CUS10F40 mounted on an board after small power was applied |
| Figure 3.4 FR-4 boards with different copper areas used for thermal resistance simulations7                            |
| Figure 3.5 Normalized thermal resistance-vs-copper area curves7                                                        |
| Figure 3.6 Package surface temperature vs copper area8                                                                 |
| Figure 4.1 Example of an SBD structure9                                                                                |
| Figure 4.2 Band diagram of a metal9                                                                                    |
| Figure 4.3 Band diagram of an n-type semiconductor9                                                                    |
| Figure 4.4 Band diagram of a Schottky junction in an unbiased state                                                    |
| Figure 4.5 Band diagram of a Schottky junction in the reverse-biased state                                             |
| Figure 4.6 JBS structure                                                                                               |
| Figure 4.7 Formation of depletion layers by the application of a reverse bias across the Schottky junction             |
| Figure 4.8 Expansion of depletion layers by an increase in reverse bias across the Schottky junction                   |
| Figure 4.9 Comparison of the reverse current characteristics of SBDs with typical and JBS structures                   |
| Figure 5.1 Example of a diode's switching waveform13                                                                   |
| Figure 5.2 Example of an SBD recovery waveform15                                                                       |
| Figure 5.3 Example of an HED recovery waveform15                                                                       |
| Figure 5.4 Example of voltage and current waveforms of an SBD in a DC-DC converter16                                   |
| Figure 6.1                                                                                                             |
| Figure 6.2 Heatsink surface area vs thermal resistance19                                                               |
| Figure 6.3 Transient thermal impedance model                                                                           |
| Figure 6.4 Change in junction temperature caused by pulse power dissipation                                            |

| Figure 6.5 Example of transient thermal impedance curves                |  |
|-------------------------------------------------------------------------|--|
| Figure 6.6 Approximation of a power dissipation waveform                |  |
| Figure 6.7 Approximating sine and triangular waves to rectangular waves |  |

## List of Tables

Table 3.1 Comparison of the absolute maximum ratings of the CUHS15F40 and CUS10F40 .....5

Table 3.2 Comparison of the electrical characteristics of the CUHS15F40 and CUS10F40 ......5

# 1. Introduction

Electronic devices are becoming increasingly sophisticated while becoming progressively smaller and less power-consuming. This is driving the need for semiconductor devices that are physically smaller, consume less power, and dissipate heat more efficiently than the current devices. Toshiba has developed Schottky barrier diode (SBD) chips suitable for use in rectification circuits of DC-DC converters and reverse-current blocking circuits for electronic device applications. We are expanding the lineup of SBDs in the small, thermally enhanced US2H package.

This application note compares the results of heat dissipation simulations of the CUHS15F40 in the US2H package and the CUS10F40 in the equivalently sized USC (SOD-323) package. It describes the heat dissipation performance of the US2H package and discusses key considerations for using SBDs, including power losses caused by reverse current and thermal design for efficient heat dissipation. It also describes the structure and characteristics of SBDs, their power losses, and the considerations for thermal design.

## 2. Overview of the US2H and USC packages

The US2H is a small, thermally enhanced package with a backside electrode called an exposed thermal pad (E-pad). On the other hand, the electrodes of the USC package have a gull-wing, which has the advantages of easy mounting and good mounting visibility. Figure 2.1 compares the outline dimensions of the US2H and USC packages.



Figure 2.1 Comparison of the outline dimensions of the US2H and USC packages

# 3. Heat dissipation advantages of the US2H package

Table 3.1 compares the absolute maximum ratings of the CUHS15F40 in the US2H package and the CUS10F40 in the USC package, and Table 3.2 compares their electrical characteristics. CUHS15F40 and CUS10F40 have similar characteristics, although there are differences in average rectified current and junction voltage characteristics.

# Table 3.1 Comparison of the absolute maximum ratings of the CUHS15F40 and CUS10F40

|                                        | 5 (              |             |            | ,          |      |
|----------------------------------------|------------------|-------------|------------|------------|------|
| Charactoristic                         | Construct        | Note        | Rati       | 11         |      |
| Characteristic                         | Symbol           |             | CUHS15F40  | CUS10F40   | Unit |
| Reverse voltage                        | V <sub>R</sub>   |             | 40         | 40         | V    |
| Average rectified current              | Ι <sub>Ο</sub>   | (Note<br>1) | 1.5        | 1.0        | А    |
| Non-repetitive peak<br>forward current | I <sub>FSM</sub> | (Note<br>2) | 10         | 5          | А    |
| Junction temperature                   | Tj               |             | 150        | 150        | °C   |
| Storage temperature                    | T <sub>stg</sub> |             | -55 to 150 | -55 to 150 | °C   |

Absolute maximum ratings (Unless otherwise specified, T<sub>a</sub>=25°C)

Note 1: Mounted on an FR4 board ( $25.4 \times 25.4 \times 1.6 \text{ mm}$ , Cu Pad: 645 mm<sup>2</sup>) Note 2: Pulse width = 10 ms

# Table 3.2 Comparison of the electrical characteristics of the CUHS15F40 andCUS10F40

| Charactaristic       | Currahad          | Cumbel Nets Test Condition CUHS15F40 |                         | 40  | CUS10F40 |      |     | l la it |      |      |
|----------------------|-------------------|--------------------------------------|-------------------------|-----|----------|------|-----|---------|------|------|
| Characteristic       | Symbol            | Note                                 | Test Condition          | Min | Тур.     | Max  | Min | Тур.    | Max  | Unit |
| Forward<br>voltage   | $V_{F(1)}$        |                                      | $I_F = 100 \text{ mA}$  | Ι   | -        | -    | Ι   | 0.32    | 0.38 |      |
|                      | V <sub>F(2)</sub> | (Note                                | I <sub>F</sub> = 500 mA | Ι   | 0.40     | 0.45 | Ι   | 0.46    | 0.53 | V    |
|                      | V <sub>F(3)</sub> | 3)                                   | $I_F = 1 A$             | Ι   | 0.49     | 0.54 | ١   | 0.60    | 0.67 | v    |
|                      | $V_{F(4)}$        |                                      | $I_{F} = 1.5 A$         | Ι   | 0.57     | 0.63 | -   | -       | -    |      |
| Reverse              | $I_{R(1)}$        | (Note                                | V <sub>R</sub> = 10 V   | -   | 3        | -    | -   | 2.7     | 15   |      |
| current              | I <sub>R(2)</sub> | 3)                                   | V <sub>R</sub> = 40 V   | -   | 6        | 50   | -   | 4.9     | 20   | μΑ   |
| Total<br>capacitance | Ct                |                                      | $V_R = 0 V$ , f = 1 MHz |     | 130      | _    | -   | 74      | _    | pF   |

Electrical characteristics (Unless otherwise specified, T<sub>a</sub>=25°C)

Note 3: Pulse measurement

Figure 3.1 compares the transient thermal impedance of the CUHS15F40 and CUS10F40. At a pulse width of 1000 seconds, the CUHS15F40 provides 45% lower steady-state thermal resistance than the CUS10F40 because the CUHS15F40 is housed in the US2H package with an E-pad on the backside. Therefore, the CUHS15F40 can handle larger power than the CUS10F40 even though they are roughly the same size.



Figure 3.1 Comparison of the transient thermal impedance of the CUHS15F40 and CUS10F40(reference data)

Figure 3.2 and Figure 3.3 compare the simulated mold surface temperature of the CUHS15F40 and CUS10F40 mounted on an FR-4 board measuring  $25.4 \times 25.4 \times 1.6$  mm (with 100% copper coverage) after the same power is applied to them. When large power was applied, the mold surface temperature of the CUHS15F40 increased only to 144°C whereas that of the CUS10F40 reached 287°C, substantially exceeding its maximum rated junction temperature. When small power was applied, the mold surface temperature of the CUHS15F40 increased only to 83°C whereas that of the CUS10F40 reached 145°C. These simulation results indicate the excellent heat dissipation performance of the US2H package.



**mounted on an board after large power was applied** Note: mounted on an FR-4 board measuring 25.4 × 25.4 × 1.6 mm (with 100%

copper coverage)

It is assumed that the same power is applied to each.



# Figure 3.3 Package surface temperature of the CUHS15F40 and CUS10F40 mounted on an board after small power was applied

Note: mounted on an FR-4 board measuring  $25.4 \times 25.4 \times 1.6$  mm (with 100% copper coverage)

It is assumed that the same power is applied to each.

Next, we mounted the CUHS15F40 and CUS10F40 on FR-4 boards measuring  $25.4 \times 25.4 \times 1.6$  mm, each with a different copper coverage area, as shown in Figure 3.4, and simulated their thermal resistance. Figure 3.5 plots the simulation results. These curves indicate that the copper area helps improve heat dissipation performance.



Figure 3.4 FR-4 boards with different copper areas used for thermal resistance simulations



Figure 3.5 Normalized thermal resistance-vs-copper area curves (reference data)



Figure 3.6 Package surface temperature vs copper area

# 4. SBD overview

#### 4.1. SBD structure

Figure 4.1 shows an example of an SBD structure. An SBD is a type of diode formed by the metalto-semiconductor junction that behaves as a rectifier. The Schottky barrier diode (SBD) is named after Walter Hans Schottky. A Schottky junction is formed between a metal and an n-type semiconductor. In an SBD, electrons act as majority carriers. Therefore, SBDs can handle higher frequency than typical pn diodes.



#### Figure 4.1 Example of an SBD structure

#### 4.2. Band diagrams of a metal and an n-type semiconductor

A metal has a Fermi level between valence and conduction bands and does not have a forbidden band as shown in Figure 4.2. Therefore, a metal has a huge amount of holes in a valence band and a huge amount of electrons in a conduction band.

Figure 4.3 shows a band diagram of an n-type semiconductor. The n-type semiconductor has a forbidden band between valance and conduction bands in which no electron states can exist. The Fermi level is located within the forbidden band.

A Schottky junction is formed when an n-type semiconductor is joined with a metal that has a lower Fermi level than that of the n-type semiconductor. The Schottky junction behaves as a rectifier. In contrast, an ohmic junction is formed when an n-type semiconductor is joined with a metal that has a higher Fermi level than that of the n-type semiconductor. The ohmic junction behaves as a resistor.



#### Figure 4.2 Band diagram of a metal



#### 4.3. Band diagram of an SBD in an unbiased state

When a metal and an n-type semiconductor are joined together, some electrons diffuse into the metal from the n-type semiconductor, making their Fermi level constant. At the same time, the lowest level of the conduction band (E<sub>c</sub>) and the highest level of the valence band (E<sub>v</sub>) of the n-type semiconductor change as shown in Figure 4.4. At this time, diffusion energy of  $q \cdot \Phi_{bi} = q \cdot (\Phi_m - \Phi_s)$  is generated between the metal and the n-type semiconductor, causing a depletion layer to be formed by positive ions on the n-type semiconductor side. A depletion layer hardly expands into the metal even when electrons flow into it from the n-type semiconductor because the metal has a huge amount of electrons. When the Schottky junction is unbiased, little current flows because most electrons cannot exceed the diffusion energy level of the depletion layer,  $q \cdot \Phi_{bi} = q \cdot (\Phi_m - \Phi_s)$ .



Figure 4.4 Band diagram of a Schottky junction in an unbiased state

#### 4.4. Band diagram of a Schottky junction in the reverse-biased state

When a reverse bias of  $V_R$  is applied across the Schottky junction, the energy level of the n-type semiconductor drops. Therefore, few electrons can exceed the diffusion energy,  $q \cdot \Phi_{bi} = q \cdot (\Phi_m - \Phi_s + V_R)$ . Some of the electrons exceeding the diffusion energy flow as reverse current. Equation 4-1 represents the reverse current (current density) of an SBD in the reverse-biased state. SBDs with a lower Schottky barrier ( $\Phi_B$ ) provide higher reverse current.

$$I_R = A^* \cdot T^2 \cdot e^{-\frac{\Phi_B}{K \cdot T}} \tag{4-1}$$

| I <sub>R</sub> : | Reverse current at temperature T              | (A)                  |
|------------------|-----------------------------------------------|----------------------|
| A*:              | Richardson constant                           | $(A/cm^2 \cdot K^2)$ |
| Т:               | Absolute temperature                          | (K)                  |
| Фв:              | Schottky barrier                              | (eV)                 |
| К:               | Boltzmann constant (1.381×10 <sup>-23</sup> ) | (J·K <sup>-1</sup> ) |
|                  |                                               |                      |

SBDs provide greater reverse current than typical pn diodes. The power dissipation of an SBD due to reverse current is not negligible when it is reverse-biased at high voltage or at high temperature. Therefore, an increase in reverse current causes an increase in power dissipation, which in turn causes an increase in reverse current. This vicious circle leads to a sharp increase in junction

temperature and might degrade or destroy the SBD. To prevent this vicious circle, thermal design should be considered carefully.

In particular, when using SBDs with high reverse current, it is necessary to verify that they work properly under the worst-case conditions, taking reverse bias voltage, ambient temperature, and other usage conditions into consideration.



Figure 4.5 Band diagram of a Schottky junction in the reverse-biased state

$$I_R = A^* \cdot T^2 \cdot e^{-\frac{\Phi_B}{K \cdot T}} \tag{4-2}$$

| I <sub>R</sub> : Rever  | se current at temperature T                      | (A)                  |
|-------------------------|--------------------------------------------------|----------------------|
| A <sup>*</sup> : Richar | rdson constant                                   | $(A/cm^2 \cdot K^2)$ |
| T: Absolu               | ute temperature                                  | (K)                  |
| Φ <sub>B</sub> : Schott | tky barrier                                      | (eV)                 |
| K: Boltzn               | nann constant (1.381 $	imes$ 10 <sup>-23</sup> ) | (J·K <sup>-1</sup> ) |

#### 4.5. JBS structure

Despite low forward voltage, an SBD exhibits large reverse current. Toshiba's product portfolio includes SBDs designed with a Junction Barrier Schottky (JBS) structure that makes it possible to reduce reverse current despite low forward voltage.

Figure 4.6 shows the cross-sectional view of an SBD with the JBS structure, which has p-type regions buried in the n<sup>-</sup> region. When an SBD is reverse-biased, depletion layers begin to expand across n-type and diffused p-type regions. As the reverse bias voltage is increased, adjacent depletion layers merge, suppressing an increase in reverse current.



Figure 4.6 JBS structure



Figure 4.9 Comparison of the reverse current characteristics of SBDs with typical and JBS structures

# **5.** Power losses of a diode

Figure 5.1 shows an example of a switching waveform of a typical diode. This section describes the power losses of a diode, referring to this figure.



Figure 5.1 Example of a diode's switching waveform

#### (1) Forward power loss ( $P_F$ )

Normally, when a diode is forward-biased, the forward voltage ( $V_F$ ) decreases as the device temperature increases. The device temperature settles at a certain point. Equation 5.1 represents the forward power loss ( $P_F$ ) dissipated by a diode when the forward current is flowing constantly.

$$P_F = V_F \cdot I_F \tag{5-1}$$

| P <sub>F</sub> : | Forward power loss | (W) |
|------------------|--------------------|-----|
| V <sub>F</sub> : | Forward voltage    | (V) |
| I <sub>F</sub> : | Forward current    | (A) |

#### (2) Reverse power loss ( $P_R$ )

The power loss due to reverse leakage current ( $I_R$ ) is negligibly smaller than forward power loss at low temperature. However, since  $I_R$  increases exponentially with temperature, the power loss due to  $I_R$  cannot be ignored at high temperature. SBDs and fast rectifier diodes have higher  $I_R$  than typical rectifier diodes. In particular, a rise in temperature and an increase in current during operation make SBDs susceptible to thermal runaway, possibly leading to device destruction. For SBDs, it is necessary to calculate the permissible power dissipation at high temperature, taking forward and reverse power losses into consideration, and use it as a basis for thermal and safety design. In addition, it is essential to perform verification using actual hardware in order to ensure that SBDs work properly under the worst-case conditions.

Equation 5.2 represents the reverse power loss ( $P_R$ ) dissipated by a diode when it is reverse-biased.

$$P_R = V_R \cdot I_R$$

| P <sub>R</sub> : | Reverse power loss | (W) |
|------------------|--------------------|-----|
| V <sub>R</sub> : | Reverse voltage    | (V) |
| I <sub>R</sub> : | Reverse current    | (A) |

#### (3) Forward switching loss (P<sub>fr</sub>)

The forward switching loss ( $P_{fr}$ ) is the loss that occurs when a rapidly rising rectangular pulse is applied to a diode in the forward direction. The application of such a pulsed current to a diode causes its forward voltage to rise instantaneously above the steady-state forward voltage ( $V_F$ ), resulting in a substantial power loss (see Figure 5.1).

This is because when a rapidly rising pulse is applied to a diode, it does not enter a conducting state immediately and the diode exhibits high resistance during a certain period even in the forward direction. This phenomenon is called forward recovery. The forward recovery time  $(t_{\rm fr})$  is not dependent on the operating frequency, but on the rise time.

(4) Reverse switching loss (Prr)

The reverse switching loss ( $P_{rr}$ ) is the loss that occurs when a rapidly rising reverse voltage is applied to a diode while it is forward-biased.  $P_{rr}$  is the loss dissipated during the reverse recovery time ( $t_{rr}$ ) because of reverse current (see Figure 5.1). The reverse switching loss ( $P_{rr}$ ) is approximated as follows:

$$P_{rr} \approx \frac{1}{2} i_{rr} \cdot t_{rr} \cdot V_R \cdot f = Q_R \cdot V_R \cdot f \tag{5-3}$$

| i <sub>rr</sub> : | Maximum reverse current             | (A)  |
|-------------------|-------------------------------------|------|
| t <sub>rr</sub> : | Reverse recovery time               | (s)  |
| V <sub>R</sub> :  | Reverse voltage (in a steady state) | (V)  |
| Q <sub>R</sub> :  | Accumulated charge                  | (C)  |
| f:                | Frequency                           | (Hz) |

© 2022 Toshiba Electronic Devices & Storage Corporation A power loss occurs during the  $t_{rr2}$  period of  $t_{rr}$ . Since the power loss during  $t_{rr1}$  is small, Equation 5-3 can be approximated as:

$$P_{rr} \simeq \frac{1}{6} i_{rr} \cdot t_{rr2} \cdot V_R \cdot f \tag{5-4}$$

| i <sub>rr</sub> :  | Maximum reverse current             | (A)  |
|--------------------|-------------------------------------|------|
| t <sub>rr2</sub> : | Bulk recovery time                  | (s)  |
| V <sub>R</sub> :   | Reverse voltage (in a steady state) | (V)  |
| Q <sub>R</sub> :   | Accumulated charge                  | (C)  |
| f:                 | Frequency                           | (Hz) |

In contrast to the pn diode, an SBD does not have reverse recovery time  $(t_{rr})$  due to carrier recombination since it is a unipolar device. However, a reverse recovery waveform equivalent to  $t_{rr}$  is observed because of junction capacitance. Still, the reverse recovery current and the time during which it persists are much smaller, compared to high-efficiency diodes (HEDs)<sup>\*2</sup>, as shown in Figure 5.2.

\*2: Also known as low-loss diodes (LLDs)



Test conditions:  $i_F=1 \text{ A}$ , di/ dt=-30 A/  $\mu$ s, Ta=25°C

Vertical axis: Current (0.5 A/div)



Figure 5.2 Example of an SBD recovery Figure 5.3 Example of an HED recovery waveform waveform

Figure 5.4 shows a DC-DC converter in which an SBD is used as a freewheeling diode. In this case, the SBD exhibits a forward power loss ( $P_F$ ), reverse power loss ( $P_R$ ), and reverse switching loss ( $P_{rr}$ ). At this time, the total power loss of the SBD can be calculated using Equation 5-5.



Figure 5.4 Example of voltage and current waveforms of an SBD in a DC-DC converter

| $P_d = P_F + P_R + P_{rr}$                                                                                  |       |
|-------------------------------------------------------------------------------------------------------------|-------|
| $= v_{F(Ave)} \cdot i_{F(Ave)} + V_{OUT} \cdot i_R + \frac{1}{6}i_{rr} \cdot t_{rr2} \cdot V_{OUT} \cdot f$ | (5-5) |
|                                                                                                             |       |

| lrr                | Maximum reverse current             | (A)  |
|--------------------|-------------------------------------|------|
| t <sub>rr2</sub> : | Bulk recovery time                  | (s)  |
| V <sub>R</sub> :   | Reverse voltage (in a steady state) | (V)  |
| Q <sub>R</sub> :   | Accumulated charge                  | (C)  |
| f:                 | Frequency                           | (Hz) |

# 6. Thermal design

### 6.1. Thermal design

(1) Maximum allowable power dissipation and equivalent thermal circuit

The power dissipation of a diode ( $P_d$ ) is a function of the ambient or case temperature, maximum junction temperature ( $T_{jmax}$ ), and thermal resistance as expressed by Equation 6-1:

$$\begin{split} P_{dmax(T_a)} = \frac{T_{jmax} - T_a}{R_{th(j-a)}} , P_{dmax(T_c)} = \frac{T_{jmax} - T_c}{R_{th(j-c)}} \quad (6-1) \\ T_{jmax}: & Maximum rated junction temperature & (°C) \\ P_{dmax(Ta)}: & Thermal resistance of a diode without a heatsink & (°C/W) \\ T_a: & Ambient temperature & (°C) \\ P_{dmax(Tc)}: & Thermal resistance of a diode with a heatsink & (°C/W) \\ T_c: & Case temperature & (°C) \end{split}$$

A heat flow can be modeled by analogy to an electrical circuit. Using this model, the heat flow from the junction of a diode to the ambient air is derived from thermal resistances and thermal capacitances. Figure 6.1 shows an equivalent thermal circuit in a thermally steady state.



Figure 6.1 Equivalent thermal circuit

R<sub>th(i)</sub>: Junction-to-case thermal resistance R<sub>th(b)</sub>: Case-to-ambient thermal resistance R<sub>th(s)</sub>: Thermal resistance of silicone grease or TIM<sup>\*3</sup> R<sub>th(c)</sub>: Contact thermal resistance between case and heatsink R<sub>th(f)</sub>: Thermal resistance of a heatsink \*3 Thermal interface material (TIM)

The thermal resistance values shown in the equivalent thermal circuit of Figure 6.1 can be explained as follows:

① Junction-to-case thermal resistance: R<sub>th(i)</sub>

The thermal resistance from the junction of a diode to the case  $(R_{th(i)})$  depends on the structure and material of the diode and differs from diode to diode. To measure the junction-to-case thermal resistance, the case of the diode must be cooled to maintain a constant temperature. When the case temperature  $(T_c)$  is held at 25°C, the maximum allowable power dissipation  $(P_{dmax(Tc)})$  of a diode can be calculated as follows:

| $P_{dmax(Tc)} = \frac{T_{jmax} - T_C}{R_{th(i)}} =$ | $\frac{T_{jmax} - 25^{\circ}C}{R_{th(i)}}$     |        | (6-2) |
|-----------------------------------------------------|------------------------------------------------|--------|-------|
| P <sub>dmax(Tc)</sub> :                             | Maximum allowable power dissipation of a diode | (W)    |       |
| T <sub>jmax</sub> :                                 | Maximum rated junction temperature             | (°C)   |       |
| T <sub>C</sub> :                                    | Case temperature (T <sub>C</sub> = 25°C)       | (°C)   |       |
| R <sub>th(i)</sub> :                                | Junction-to-case thermal resistance            | (°C/W) |       |

In the datasheets for through-hole diodes that can be attached to a heatsink, the maximum allowable power dissipation is specified either at  $T_c = 25$ °C or assuming the use of an infinite heatsink.  $P_{dmax(Tc)}$  is determined by the thermal resistance of the diode as indicated by Equation 6-2.

#### ② Contact thermal resistance: R<sub>th(c)</sub>

Contact thermal resistance  $(R_{th(c)})$  varies according to the condition of the contact surface between the case of a diode and a heatsink. This condition is greatly affected by factors such as the evenness, coarseness, and area of contact, as well as the attachment of the diode to the heatsink. The influence of the coarseness and unevenness of the contact surface can be reduced by applying silicone grease or attaching silicone rubber to the contact surface.

#### $\ensuremath{\textcircled{}}$ 3 Isolation plate's thermal resistance: $R_{th(s)}$

If it is necessary to provide electrical isolation between a diode in an electrically non-isolated through-hole package and a heatsink, an isolation plate must be inserted between them. The thermal resistance of this isolation plate ( $R_{th(s)}$ ) varies with the materials, thickness, and area of the plate and is not negligible. For packages isolated by mold resin, the thermal resistance specified for a diode includes the isolator's thermal resistance ( $R_{th(s)}$ ).

#### ④ Heatsink's thermal resistance: R<sub>th(f)</sub>

The thermal resistance of a heatsink can be considered as the distributed thermal impedance of a heat path from the surface of a heatsink to the ambient air. The thermal resistance of a heatsink depends on the condition of the ambient air, a difference in temperature between the heatsink and the ambient air, and the effective cubic volume of the heatsink. It is difficult to mathematically express  $R_{th(f)}$ . Actually,  $R_{th(f)}$  is obtained by measurement. Figure 6.2 shows an example of thermal resistance data measured for a diode at the center of a vertically standing heatsink. Various heatsinks are available from many vendors. Optimal heatsinks should be selected, referring to the thermal resistance data shown in their technical datasheets.



Figure 6.2 Heatsink surface area vs thermal resistance

From the equivalent circuit of Figure 6.1, the junction-to-ambient thermal resistance  $(R_{th(j-a)})$  can be calculated as follows:

$$R_{th(j-a)} = R_{th(i)} + \frac{R_{th(b)} \cdot (R_{th(s)} + R_{th(c)} + R_{th(f)})}{R_{th(b)} + R_{th(s)} + R_{th(c)} + R_{th(f)}}$$
(6-3)  

$$R_{th(j-a)}: \qquad \text{Junction-to-ambient thermal resistance} \quad (^{\circ}C/W)$$

$$R_{th(i)}: \qquad \text{Junction-to-case resistance} \quad (^{\circ}C/W)$$

$$R_{th(b)}: \qquad \text{Case-to-ambient thermal resistance} \quad (^{\circ}C/W)$$

$$R_{th(s)}: \qquad \text{Thermal resistance of an isolating plate} \quad (^{\circ}C/W)$$

$$R_{th(f)}: \qquad \text{Thermal resistance of a heatsink} \quad (^{\circ}C/W)$$

The case-to-ambient thermal resistance  $(R_{th(b)})$  varies with the material and shape of the case.  $R_{th(b)}$  is significantly larger than  $R_{th(i)}$ ,  $R_{th(c)}$ ,  $R_{th(s)}$ , and  $R_{th(f)}$ . Therefore, Equation 6-3 can be simplified to:

$$R_{th(j-a)} = R_{th(i)} + R_{th(c)} + R_{th(s)} + R_{th(f)}$$
(6-4)

Since no heatsink is generally used for small diodes,  $R_{th(j-a)}$  can be calculated as:

$$R_{th(j-a)} = R_{th(i)} + R_{th(b)}$$
(6-5)

The datasheets for small diodes show the maximum allowable power dissipation at a  $T_a$  of 25°C, which is calculated using Equation 6-6 unless otherwise noted:

$$P_{dmax(T_a=25 \circ C)} = \frac{T_{jmax} - 25 \circ C}{R_{th(j-a)}}$$

$$P_{dmax(T_a=25 \circ C)}: \qquad Maximum allowable power dissipation of a diode at an ambient temperature of 25 \circ C$$

$$T_{jmax}: \qquad Maximum rated junction temperature$$

$$R_{th(j-a)}: \qquad Junction-to-ambient resistance$$

$$(6-6)$$

$$(W)$$

$$(W)$$

$$(O)$$

$$(W)$$

$$(W)$$

$$(O)$$

$$(W)$$

$$(O)$$

$$(W)$$

$$(O)$$

Equation 6-5 can be used to create a thermal design that satisfies the maximum rating requirement for DC dissipation. When diodes are used in a switching circuit, great care is required to ensure that the peak transient  $T_i$  value does not exceed  $T_{imax}$ .

#### (2) Pulse response of junction temperature

Generally, the thermal impedance of a diode is modeled as a distributed constant circuit consisting of thermal capacitances (C) and thermal resistances (R) as shown in Figure 6.3.



Figure 6.3 Transient thermal impedance model



For typical diodes, the actual  $P_{d(t)}$  value can be approximated by substituting 4 for n. However, if the C and R values are indefinite, it is difficult to calculate  $T_j$ . Therefore,  $T_{jmax}$  is generally calculated using transient thermal impedance as follows: Figure 6.5 shows an example of typical transient thermal impedance characteristics. Suppose that a single rectangular pulse (with a pulse width of t and a peak value of P<sub>0</sub>) is applied. From the figure, we read the transient thermal impedance at a pulse width of t, and then use Equation 6-7 to calculate  $T_{jmax}$ .

$$T_{jmax} = z_{th(t)} \cdot P_0 + T_a$$

$$T_{jmax}: \qquad \text{Maximum rated junction temperature} \quad (^{\circ}\text{C})$$

| Z <sub>th(t)</sub> : | pulse width of t          | (°C/W) |
|----------------------|---------------------------|--------|
| P <sub>O</sub> :     | Diode's power dissipation | (W)    |
| T <sub>a</sub> :     | Ambient temperature       | (°C)   |



When a repetitive pulse train with a cyclic period of T is applied as shown in Figure 6.6,  $T_{jmax}$  is given by Equation 6-12 using the superposition theorem.



$$\Delta T_{j(l)} = P_0 \cdot \frac{t}{T} \cdot R_{th(j-a)}$$
(6-8)

$$\Delta T_{j(II)} = P_0 \cdot \left(1 - \frac{t}{T}\right) \cdot z_{th(T+t)}$$
(6-9)

$$\Delta T_{j(III)} = -P_O \cdot z_{th(T)} \tag{6-10}$$

$$\Delta T_{j(IV)} = P_0 \cdot z_{th(t)} \tag{6-11}$$

$$T_{jmax} = P_0 \cdot \left[ \frac{t}{T} \cdot R_{th(j-a)} + \left( 1 - \frac{t}{T} \right) \cdot z_{th(T+t)} - z_{th(T)} + z_{th(t)} \right] + T_a$$
(6-12)

Great care should be exercised in the thermal design for pulsed power applications to ensure that  $T_{jmax}$  given by Equation 6-12 does not exceed the maximum rated junction temperature of the diode.

The above description assumes that a rectangular waveform is applied to a diode. However, for actual diode applications, the  $P_{d(t)}$  waveform seldom becomes rectangular. In such cases, approximate the power dissipation waveform to a rectangular wave as shown in Figure 6.7 and use Equation 6-12 to estimate  $T_{jmax}$ . To obtain a rectangle with an area equal to a half-sine or triangular area, multiply the peak value of  $P_P$  by 0.7 in the case of (a) and (b), and multiply the pulse width by 0.91 for (a) and by 0.71 for (b). In the case of (c) and (d), use the same peak value of  $P_P$ , and multiply the pulse width by 0.63 for (c) and by 0.5 for (d).



Figure 6.7 Approximating sine and triangular waves to rectangular waves

If it is necessary to obtain thermal impedance at a pulse width less than the minimum pulse width for the transient thermal impedance shown in a datasheet, transient thermal impedance can be approximated as follows:

| $z_{th(tw1)} = z_{th(tw2)} \cdot \sqrt{\frac{t_{w1}}{t_{w2}}}$ |                                                                                       | (6-13) |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------|--------|
| Z <sub>th(tw1)</sub> :                                         | Transient thermal impedance at a pulse width of $t_{\rm w1}$                          | (°C/W) |
| z <sub>th(tw2)</sub> :                                         | Transient thermal impedance at a minimum pulse width of $t_{w2}$ shown in a datasheet | (°C/W) |
| t <sub>tw1</sub> :                                             | Pulse width at which transient thermal impedance<br>is to be calculated               | (s)    |
| t <sub>tw2</sub> :                                             | Minimum pulse width for the transient thermal impedance shown in the datasheet        | (s)    |

| To visit a web page on SBDs $\rightarrow$                                                                                       | Click Here |
|---------------------------------------------------------------------------------------------------------------------------------|------------|
| To visit a CUHS15F40 product introduction $\rightarrow$                                                                         | Click Here |
| To visit a CUS10F40 product introduction $\rightarrow$                                                                          | Click Here |
| To perform a parametric search of SBDs $\rightarrow$                                                                            | Click Here |
| To download the application note "Selecting Schottky Barrier Diodes for Voltage Boost Circuits" $\rightarrow$                   | Click Here |
| To download the application note "Basics of Diodes (Types and Overview of Diodes)" $\rightarrow$                                | Click Here |
| To download the application note "Basics of Diodes (Absolute Maximum Ratings and Electrical Characteristics)" $\rightarrow$     | Click Here |
| To download the application note "Basics of Diodes (Power Losses and Thermal Design)" $\rightarrow$                             | Click Here |
| To download the application note "Calculating the Temperature of Discrete Semiconductor Devices" $\rightarrow$                  | Click Here |
| To download the application note "Hints and Tips for Thermal Design for Discrete Semiconductor Devices" $\rightarrow$           | Click Here |
| To download the application note "Hints and Tips for Thermal Design for Discrete Semiconductor Devices — Part 2" $\rightarrow$  | Click Here |
| To download the application note "Hints and Tips for Thermal Design for Discrete Semiconductor Devices — Part $3'' \rightarrow$ | Click Here |
| To download PSpice <sup>®</sup> models of SBDs $\rightarrow$                                                                    | Click Here |
| To download LTspice <sup>®</sup> models of SBDs $\rightarrow$                                                                   | Click Here |
| To visit a web page on diodes $\rightarrow$                                                                                     | Click Here |
| To visit an FAQ web page on diodes $\rightarrow$                                                                                | Click Here |

| To visit a web page on the part naming conventions of diodes $\rightarrow$ | Click Here |
|----------------------------------------------------------------------------|------------|
| To visit a web page on the packaging and packing of diodes $ ightarrow$    | Click Here |
| To view a list of e-learning programs on diodes $\rightarrow$              | Click Here |

\*PSpice® is a registered trademark of Cadence Design Systems, Inc.

\* LTspice® is a simulation software and registered trademark of ADI (Analog Devices, Inc.).

\* Other company names, product names, service names, etc. may be used as trademarks by their respective companies.

# **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA".

- Hardware, software and systems described in this document are collectively referred to as "Product".
- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with
- TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.

• Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.

• PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

• The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

• ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

• Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

• Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

#### **Toshiba Electronic Devices & Storage Corporation**

https://toshiba.semicon-storage.com/