TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device)

# TCD1304DG

TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device)

# TCD1304DG

The TCD1304DG is a high sensitive and low dark current 3648 elements CCD linear image sensor.

The device consist of sensitivity CCD chip.

The TCD1304DG has electronic shutter function (ICG). Electronic shutter function can keep always output voltage constant that vary with intensity of lights.

#### Features

- Number of Image Sensing Elements: 3648 elements
- Image Sensing Element Size: 8 μm by 200 μm on 8 μm center
- Photo Sensing Region: High sensitive PN photodiode
- Power Supply Voltage: 3.0 V (min)
- Internal Circuit: CCD drive circuit
- Package: 22 pin CERDIP
- Function: Electronic shutter, Sample and hold circuit

#### **ABSOLUTE MAXIMUM RATINGS (Note 1)**

| Characteristic                  | Symbol           | Rating       | Unit |
|---------------------------------|------------------|--------------|------|
| Master clock pulse voltage      | $V_{\phi M}$     |              |      |
| Shift pulse voltage             | V <sub>SH</sub>  |              |      |
| Integration clear pulse voltage | VICG             | -0.3 to +7.0 | V    |
| Digital power supply voltage    | V <sub>DD</sub>  |              |      |
| Analog power supply voltage     | VAD              |              |      |
| Operating temperature           | T <sub>opr</sub> | -25 to +60   | °C   |
| Storage temperature             | T <sub>stg</sub> | -40 to +100  | °C   |

Note 1: All voltages are with respect to SS terminals (ground). None of the ABSOLUTE MAXIMUM RATINGS must be exceeded, even instantaneously.

If any one of the ABSOLUTE MAXIMUM RATINGS is exceeded, the electrical characteristics, reliability and life time of the device cannot be guaranteed. If the ABSOLUTE MAXIMUM RATINGS are exceeded, the device can be permanently damaged or degraded. Create a system design in such a manner that any of the ABSOLUTE MAXIMUM RATINGS will not be exceeded under any circumstances.



#### Pin Connections (top view)





#### **Circuit Diagram**



#### **Pin Names**

| Pin No. | Symbol | Name                   | Pin No. | Symbol | Name           |
|---------|--------|------------------------|---------|--------|----------------|
| 1       | VDD    | Power supply (Digital) | 22      | SS     | Ground         |
| 2       | VAD    | Power supply (Analog)  | 21      | OS     | Output signal  |
| 3       | ICG    | Integration clear gate | 20      | NC     | Non connection |
| 4       | φM     | Master clock           | 19      | NC     | Non connection |
| 5       | SH     | Shift gate             | 18      | NC     | Non connection |
| 6       | NC     | Non connection         | 17      | NC     | Non connection |
| 7       | NC     | Non connection         | 16      | NC     | Non connection |
| 8       | NC     | Non connection         | 15      | NC     | Non connection |
| 9       | NC     | Non connection         | 14      | NC     | Non connection |
| 10      | NC     | Non connection         | 13      | NC     | Non connection |
| 11      | NC     | Non connection         | 12      | NC     | Non connection |

#### Optical/Electrical Characteristics Ta = 25°C, VAD = VDD = 4.0 V, V $_{\phi}$ = 4.0 V (pulse), fDATA = 0.5 MHz, tINT (integration time) = 10 ms, light source = daylight fluorescent lamp

| Characteristic                  | Symbol  | Min | Тур.  | Max | Unit   | Note                    |
|---------------------------------|---------|-----|-------|-----|--------|-------------------------|
| Sensitivity                     | R       | 110 | 160   | _   | V/lx⋅s | _                       |
| Photo response non uniformity   | PRNU    | _   | _     | 10  | %      | (Note 2)                |
| Register imbalance              | RI      | _   | _     | 3   | %      | (Note 3)                |
| Saturation output voltage       | VSAT    | 450 | 600   | _   | mV     | (Note 4)                |
| Dark signal voltage             | VMDK    | _   | 2     | 5   | mV     | (Note 5)                |
| Total transfer effeiciency      | TTE     | 92  | 95    | _   | %      | —                       |
| Dynamic range                   | DR      | _   | 300   | _   | _      | (Note 6)                |
| Saturation exposure             | SE      | _   | 0.004 | _   | lx⋅s   | (Note 7)                |
| DC power dissipation            | PD      | _   | 25    | 75  | mW     | —                       |
| DC output signal voltage        | Vos     | 1.5 | 2.5   | 3.5 | V      | (Note 8)                |
| Output impedance                | ZO      |     | 0.5   | 1.0 | kΩ     |                         |
| Image lag of electronic shutter | VLAGICG | _   | _     | 10  | mV     | t <sub>INT</sub> =100µs |

Note 2: PRNU is defined on a single chip by the expressions below when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature, and the incident light is 50 % of SE (typ.).

$$\mathsf{PRNU} = \frac{\Delta X}{\overline{X}} \times 100 \ (\%)$$

 $\overline{X}$ : Average of total signal outputs  $\Delta X$ : The maximum deviation from  $\overline{X}$ 

Note 3: Register imbalance is defined as follows. Measured with 50 % of SE (typ.).

$$\mathsf{RI} = \frac{\Delta \mathsf{Y}}{\overline{\mathsf{X}}} \times 100 \ (\%)$$

 $\overline{X}$ : Average of total signal outputs

 $\Delta Y$ : | (average of odd signal output) – (average of even signal output) |

Note 4: VSAT is defined as the minimum saturation output voltage of all effective pixels.  $V_{AD} = V_{DD} = 3.0 \text{ V}.$ 

Note 5: V<sub>MDK</sub> is defined as the maximum dark signal voltage of all effective pixels.





Note 6: Definition of DR:

$$DR = \frac{V_{SAT}}{V_{MDK}}$$

VMDK is proportional to tINT (integration time). So the shorter integration time makes wider dynamic range.

Note 7: Definition of SE:

$$SE = \frac{V_{SAT}}{R}$$

SS

Note 8: DC output signal voltage is defined as follows.



#### **Recommended Operating Conditions (Ta = 25°C)**

For best performance, the device should be used within the Recommended Operating Conditions.

| Characteristic                                         |           | Symbol          | Min  | Тур. | Max  | Unit |
|--------------------------------------------------------|-----------|-----------------|------|------|------|------|
| Marchan da de mula combra de                           | "H" level | Mine            | 3.0  | 4.0  | 5.5  | v    |
| waster clock pulse voltage                             | "L" level | V∲M             | 0    | 0    | 0.44 |      |
| Shift pulse voltage "H" leve                           | "H" level | VsH             | 3.0  | 4.0  | 5.5  | v    |
|                                                        | "L" level |                 | 0    | 0    | 0.44 |      |
| Integration clear pulse voltage "H" level<br>"L" level | "H" level | VICG 3.0 4.0 0  | 3.0  | 4.0  | 5.5  | V    |
|                                                        | "L" level |                 | 0.44 | V    |      |      |
| Digital power supply voltage                           |           | V <sub>DD</sub> | 3.0  | 4.0  | 5.5  | V    |
| Analog power supply voltage                            |           | V <sub>AD</sub> | 3.0  | 4.0  | 5.5  | V    |

Note: VAD = VDD

max voltage of pulse voltage "H" level =  $V_{DD} = V_{AD}$ 

min voltage of pulse voltage "H" level = V\_{DD} - 0.5 V = V\_{AD} - 0.5 V

#### Clock Characteristics (Ta = $25^{\circ}$ C) (VAD = VDD $\geq 4.0$ V)

For best performance, the device should be used within the Recommended Operating Conditions.

| Characteristic                     | Symbol          | Min | Тур. | Max | Unit |
|------------------------------------|-----------------|-----|------|-----|------|
| Master clock pulse frequency       | $f_{\varphi M}$ | 0.8 | 2.0  | 4.0 | MHz  |
| Data rate                          | fdata           | 0.2 | 0.5  | 1.0 | MHz  |
| Master clock capacitance           | С <sub>фМ</sub> | _   | 10   |     | pF   |
| Shift gate capacitance             | Сѕн             | —   | 600  |     | рF   |
| Integration clear gate capacitance | CICG            | _   | 250  |     | pF   |

#### Clock Characteristics (Ta = 25°C) (3.0 V $\leq$ VAD = VDD < 4.0 V)

For best performance, the device should be used within the Recommended Operating Conditions.

| Characteristic               | Symbol          | Min | Тур. | Max | Unit |
|------------------------------|-----------------|-----|------|-----|------|
| Master clock pulse frequency | f <sub>∲M</sub> | 0.8 | 2.0  | 2.4 | MHz  |
| Data rate                    | <b>f</b> DATA   | 0.2 | 0.5  | 0.6 | MHz  |

#### **Timing Chart**



TCD1304DG

#### **Timing Chart (Use Electronic Shutter Function)**



#### **Timing Requirements**



| Characteristic                   | Symbol | Min  | Тур. | Max  | Unit |
|----------------------------------|--------|------|------|------|------|
| ICG pulse delay                  | t1     | 1000 | 5000 | _    | ns   |
| Pulse timing of ICG and SH       | t2     | 100  | 500  | 1000 | ns   |
| SH pulse width                   | t3     | 1000 | _    | _    | ns   |
| Pulse timing of ICG and $\phi M$ | t4     | 0    | 20   | *    | ns   |

\*: Keep the  $\phi$ M pin "H" level.

#### **Use Electronic Shutter**

Pulse timing of SH and ICG

• SH cycle = tINT



tINT (min) = 10  $\mu$ s

SH pulse width (t3) shold be kept constant.

The illumination of light source must be less than 1000 times of the 450 mV output condition at  $t_{INT} = 10$  ms.



#### **Typical Perfomance Curves**







#### **Typical Perfomance Curves**





#### **Typical Drive Circuit**



#### Cautions

#### 1. Electrostatic Breakdown

Store in shorting clip or in conductive foam to avoid electrostatic breakdown.

CCD Image Sensor is protected against static electricity, but inferior puncture mode device due to static electricity is sometimes detected. In handing the device, it is necessary to execute the following static electricity preventive measures, in order to prevent the trouble rate increase of the manufacturing system due to static electricity.

- a. Prevent the generation of static electricity due to friction by making the work with bare hands or by putting on cotton gloves and non-charging working clothes.
- b. Discharge the static electricity by providing earth plate or earth wire on the floor, door or stand of the work room.
- c. Ground the tools such as soldering iron, radio cutting pliers of or pincer.
- d. Ionized air is recommended for discharge when handling CCD image sensors.

It is not necessarily required to execute all precaution items for static electricity. It is all right to mitigate the precautions by confirming that the trouble rate within the prescribed range.

#### 2. Window Glass

The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N2. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage.

#### 3. Incident Light

CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor.

#### 4. Mounting on a PCB

This package is sensitive to mechanical stress. TOSHIBA recommends using IC inserters for mounting, instead of using lead forming equipment. Since this package is not strong against mechanical stress, you should not reform the lead frame. We recommend to use an IC-inserter when you assemble to PCB.

#### 5. Soldering

Soldering by the solder flow method cannot be guaranteed because this method may have deleterious effects on prevention of window glass soiling and heat resistance.

Using a soldering iron, complete soldering within three seconds for lead temperatures of up to 350°C.

#### **Package Dimensions**



Note 1: Distance between the edge of the package and the first pixel (S1) Note 2: Distance between the top of chip and bottom of the package Note 3: Glass thickness (n = 1.5)

© 2025 Toshiba Electronic Devices & Storage Corporation

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

#### **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/