TOLL package

Application Note
Table of Contents

TOLL package ........................................................................................................................................................ 1
Application Note .......................................................................................................................................................... 1
Table of Contents .................................................................................................................................................... 2
1.1. TOLL Package Lineup ....................................................................................................................................... 3
2. Product performance improvement .................................................................................................................... 3
  2.1. DTMOSVI device performance ......................................................................................................................... 3
  2.2. Effect of 4-Terminal Package .............................................................................................................................. 4
    2.2.1. 4-Terminal Package Structure, Drive Mechanism ........................................................................................ 4
    2.2.2. 4-Terminal Package Switching Loss Reduction Effect ..................................................................................... 5
3. TOLL package mounting .................................................................................................................................... 6
  3.1. Package Dimensions and Reference Pad Dimensions ........................................................................................ 6
  3.2. Distance between terminals ................................................................................................................................ 8
  3.3. TOLL package reliability ................................................................................................................................... 8
    3.3.1. Test conditions, cross-sectional observation method ....................................................................................... 8
    3.3.2. Results of the board level reliability test ............................................................................................................ 9
4. TOLL package heat dissipation designs ........................................................................................................... 10
  4.1. Heat dissipation method ................................................................................................................................... 10
  4.2. Optimal Design of Board Pads and Thermal Via ............................................................................................. 10
    4.2.1. Specifications of PCB for evaluation of heat dissipation .................................................................................. 10
    4.2.2. Heat dissipation evaluation environment ......................................................................................................... 12
    4.2.3. Evaluation results of heat dissipation ................................................................................................................. 13
    4.2.4. Design Guideline for PCB for TOLL package ................................................................................................... 14
RESTRICTIONS ON PRODUCT USE ............................................................................................................ 15
1. Introduction to TOLL package

TOLL package is surface mount package developed for applications that require high-efficiency, such as servers, telecoms, and data centers, as represented by industrial power supplies.

Until now, through hole package with long terminal leads, such as TO-247 and TO-220, have been mainly used as high voltage MOSFET package for industrial power supplies, but there have been problems with the MOSFET performance that was limited due to the parasitic inductance of the terminal leads. In addition, various SMD (Surface Mount Device) packages have been released increasing further power density and to reduce the cost, but these package adoption has been limited due to heat dissipation and on-board reliability problem.

Our TOLL package is surface mount package that solves these challenges for high-efficiency, high-current applications. By incorporating our newest-generation Super Junction MOSFET process DTMOSVI Series, it will contribute to improve the power density, performance, and cost reduction of our customer’s products.

1.1. TOLL Package Lineup

Five products equipped with the high performance DTMOSVI series. Table 1.1 shows the lineup of TOLL packages.

<table>
<thead>
<tr>
<th>Product Number</th>
<th>Package</th>
<th>Absolute maximum rating</th>
<th>Drain-source voltage $V_{DSS}$ (V)</th>
<th>Drain current (DC) $I_D$ (A)</th>
<th>Drain-source on-resistance $R_{DS(ON)}$ max @ $V_{GS}=10$ V (Ω)</th>
<th>Total gate charge $Q_g$ Typ. (nC)</th>
<th>Gate-drain charge $Q_{gd}$ Typ. (nC)</th>
<th>Input capacitance $C_{iss}$ Typ. (pF) @ $V_{DS}=300$V</th>
<th>Conventional series Product Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>TK065U65Z</td>
<td>TOLL</td>
<td>650</td>
<td>38</td>
<td>0.065</td>
<td>62</td>
<td>17</td>
<td>3650</td>
<td>TK20G60W</td>
<td></td>
</tr>
<tr>
<td>TK090U65Z</td>
<td>TOLL</td>
<td>650</td>
<td>30</td>
<td>0.090</td>
<td>47</td>
<td>12</td>
<td>2780</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TK110U65Z</td>
<td>TOLL</td>
<td>650</td>
<td>24</td>
<td>0.110</td>
<td>40</td>
<td>11</td>
<td>2250</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TK155U65Z</td>
<td>TOLL</td>
<td>650</td>
<td>18</td>
<td>0.155</td>
<td>29</td>
<td>8</td>
<td>1635</td>
<td>TK190U65Z</td>
<td></td>
</tr>
<tr>
<td>TK190U65Z</td>
<td>TOLL</td>
<td>650</td>
<td>15</td>
<td>0.190</td>
<td>25</td>
<td>7.1</td>
<td>1370</td>
<td>TK16G60W</td>
<td></td>
</tr>
</tbody>
</table>

2. Product performance improvement

2.1. DTMOSVI device performance

Our newest generation super junction MOSFET process DTMOSVI(Deep Trench MOSFET, the sixth generation) achieves best in class $R_{DS(ON)XYQgd}$ performance. As shown in Fig.2-1, we have reduced $R_{DS(ON)XYQgd}$ by about 40% compared to our previous-generation product DTMOSIV-H. Also, we confirmed the parts have superior characteristic compared to competitors' high-performance series products (Company A Part1 and Part2).

---

Fig.2-1 Qgd-$R_{DS(ON)}$ characteristics comparison
Because of best in class $R_{DS(ON)} \times Q_{Gd}$ characteristic, we realize more efficient power supply compared to our previous-generation products and competitors’ high-performance series products (Company A Part3), as shown in Fig. 2-2.

**2.2. Effect of 4-Terminal Package**

**2.2.1. 4-Terminal Package Structure, Drive Mechanism**

Fig. 2.3 shows the internal circuit configuration and the external view of TOLL package. TOLL package is a 4-terminal type with the source terminal separated into source 1 and source 2, and the 2-pin Source 2 terminal can be used for the return of the gate signal, and you can connect the 3 to 8-pin Source 1 terminal, which are used the drain-source current path.

Fig. 2-4 shows driving outline for a 4-terminal type TOLL package comparing to a 3-terminal type package when these are switching. In 3-terminal package, steep-slope drain currents and source wire inductance create a voltage drop ($V_{LS}$) that reduces MOSFET gate drive voltage ($V_{GS}$). Therefore, the gate voltage $V_{GS}$ applied to the actual MOSFET chip is $V_{DRV} - V_{LS}$ obtained by subtracting $V_{LS}$ from the gate voltage $V_{DRV}$ applied between the gate terminal and the source terminal of the package. On the other hand, in TOLL package, by separating the source pins for the drive circuitry, the effects of voltage drop ($V_{LS}$) due to the source inductance can be reduced, and you can maximize the high-speed switching performance of MOSFET chip.
2.2.2. 4-Terminal Package Switching Loss Reduction Effect

Fig. 2-5 and 2-6 compare the Inductive-load switching waveforms between four-terminal-type TOLL package (TK090U65Z) and three-terminal-type TO-247 package (TK090N65Z) which is not divided source line into a gate signal line and a power line. The mounted chips are same.

From the turn-on waveform shown in Fig. 2-5, we have confirmed that the turn-on loss \( E_{on} \) improves by 68% by reducing the effect of the back electromotive force (\( V_{LS} \)) caused by the source inductance as described earlier. Similarly, the turn-off loss \( E_{off} \) on turn-off waveform shown in Fig. 2-6 has been improved by 56%.

We have confirmed that the amplitude of the gate voltage oscillation is reduced significantly on a turn-off waveform. This oscillation waveform is due to the back electromotive force caused by the source inductance, which can be reduced by dividing the source line into the gate signal line and the power line. Since this gate-voltage oscillation affects the electromagnetic noise of the power supply, by using TOLL package also contributes to reduce their noise in customer's products.

Fig.2-5 Inductive Load Turn-on Waveform Comparison (TO-247 TK090N65Z vs TOLL TK090U65Z)
3. TOLL package mounting

3.1. Package Dimensions and Reference Pad Dimensions

Fig. 3-1 shows the package dimensions and Fig. 3-2 shows the reference pad dimensions. This reference pad dimension is used as a board pattern for our on-board reliability test which will be described later (3-3). By placing thermal via in the drain pad, heat can be dispersed to each layer and back surface of the board to improve heat dissipation (refer to Section 4 for details). In addition, our TOLL package is compatible with other manufacturer’s TOLL package, and it can utilize on same pad dimensions as shown in Figs. 3-3 and 3-4. (When you actually use the package, please thoroughly evaluate and verify in advance on your board and your operating conditions.)
Figure 3-2 Reference Pad Dimensions

Fig. 3-3 Reference Pad Dimensions + Our TOLL
Fig. 3-4 Reference Pad Dimensions + Company A TOLL
(When back side and reference pad dimensions are overlapped)
3.2. Distance between terminals

Our TOLL package has a 3.13mm terminal distance between the drain and source pin. This is wider than the 2.795mm of the through hole TO-247, and it can ensure adequate terminal distance (see Fig. 3-5). From the terminal distance standpoint, TOLL package is ideal as a replacement from the through hole TO-247 package.

![Fig. 3-5 Drain-Source Terminal distance comparison (TOLL vs TO-247)](image)

3.3. TOLL package reliability

In order to clarify the board level reliability of TOLL package, we conducted the board level reliability test on the following boards, mounting conditions, and test conditions. For reference, we compared the results of the board level reliability test with the other TOLL package manufactured by the other company (Company B) on same board and mounting/testing conditions.

3.3.1. Test conditions, cross-sectional observation method

Table 3-1 shows the board level reliability test conditions, mounting board composition, size, mounting solder materials, etc. of our TOLL package.

<table>
<thead>
<tr>
<th>Conditions</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Pretreatment</td>
<td>Leave MOSFET alone at 105°C for 100% for 8 hours prior to mounting on a board.</td>
</tr>
<tr>
<td>Mounting conditions</td>
<td>Solder paste 150±50μm (finished 70 to 100μm) SAC305 Heating treatment temperature peak temperature: 230 to 235°C, preheating condition: 160 to 180°C (60 to 120s)</td>
</tr>
<tr>
<td>Temperature cycle</td>
<td>-55°C ↔ 125°C 1 cycle/1 hour</td>
</tr>
<tr>
<td>Number of cycles</td>
<td>~1000 cycles</td>
</tr>
<tr>
<td>Mounting board</td>
<td>Board material: FR-4 Glass-transition temperature Tg : 140°C Number of layers: 4 layers (Cu 2oz) Board size :25.4 mm×25.4 mm×1.6 mm Solder stencil thickness: 100 μm Mounting solder material: SAC305</td>
</tr>
</tbody>
</table>
Fig. 3-6 shows the cross-sectional view direction and cross-sectional view location of the package. The gate terminal 1pin was cut to observe the degradation of the lead mount solder, the presence or absence of cracks, and the degree. In addition, we cut the vicinity of 5 pins and observed the degradation of the mount solder between the chip and the lead frame in the center of the package, the presence or absence of cracks, and the degree of such degradation.

Fig. 3-6: Cross-sectional view direction and cross-sectional view location

3.3.2. Results of the board level reliability test

Table 3-2 shows the board level reliability test result conducted by both our TOLL package and the other company (Company B) under our mount and test conditions. In our test and board conditions, our TOLL package did not exhibit any property variations or large mounting solder cracks after 1000 cycles @-55 to 125°C testing. On the other hand, on same 1000 cycles, the Company B showed the cracks in the mounting solder at multiple locations, and confirmed wide range of mounting solder cracks too. We have also confirmed that solder cracks, which occurred in the mounting solder between the chip and Cu frames inside Company B’s TOLL package. We have confirmed that our TOLL package is more reliable than the Company B on the board level reliability stand point in the same environment. (However, this result is based on our own reliability test and board condition. When you adopt our part, please sufficiently evaluate and confirm our part on your own board and your own test condition in advance.)

| Table 3-2 TOLL Package board level reliability test results@1000 Cycles (Compared with Company B) |
|---------------------------------------------------------------|---------------------------------------------------------------|
| **Our TOLL** | **Company B TOLL** |
| 1pin | 1pin |
| 1000 Cycle | Scale up | 1000 Cycle | Scale up |
| 5pin Inside | Chip | Chip |

© 2021 Toshiba Electronic Devices & Storage Corporation
4. TOLL package heat dissipation designs

4.1. Heat dissipation method

For surface-mounted products such as TOLL packages, as shown in Fig. 4-1, a package is mounted on PCB such as a FR-4, and external heatsink is connected to the back surface of the board through a heat dissipation (insulation) sheet. In such cases, TOLL package need to handle large amounts of power, and it is required high efficiency on high power condition. Therefore, board pad designs, such as the size of the Cu-pad on the mounting board and the number of thermal via, greatly affect heat dissipation.

![Fig. 4-1: TOLL Package Recommended Board Mounting Image](image)

4.2. Optimal Design of Board Pads and Thermal Via

In order to clarify the design guideline for the pad size and thermal via on the TOLL package board, we measured the surface temperature ($T_c$) for the applied power by changing the number of thermal via, the size of the Cu pad, and other parameters using our own heat dissipation evaluation boards. We also showed quantitatively the heat dissipation effect by the board design.

4.2.1. Specifications of PCB for evaluation of heat dissipation

Table 4-1 shows the 1-inch PCB specifications for which heat dissipation was evaluated for TOLL package. Fig. 4-2 shows the mounting surface, back surface, and mounting picture, and Fig. 4-3 shows the cross-sectional image and dimensions of the PCB. As for boards, a total of five patterns (Table 4-2) were created and prepared by changing the drain pad size, the presence or absence of thermal via, the number of thermal via, etc. In addition, the via diameter is now uniform at 0.3mm.

![Mounting surface](image) ![Back surface](image) ![Mounting photo](image)

**Fig. 4-2: Mounting Surface, Back Surface, and Mounting Photos**

![Cross-sectional view and dimensions of the board](image)

**Figure 4-3 Cross-sectional view and dimensions of the board**
Table 4-2 Cu Pattern

<table>
<thead>
<tr>
<th>Pattern</th>
<th>Dimensions</th>
<th>Drain pad size</th>
<th>Drain via</th>
<th>Drain Number of via</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td></td>
<td>Large</td>
<td>None</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>Large</td>
<td>Entire</td>
<td>240pcs</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>Large</td>
<td>Entire</td>
<td>240pcs</td>
<td>Source via addition (Number: 36pcs)</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>Small</td>
<td>Entire</td>
<td>120pcs</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>Large</td>
<td>Entire</td>
<td>120pcs</td>
<td>Drain via Spacing expansion</td>
</tr>
</tbody>
</table>
4.2.2. Heat dissipation evaluation environment

On evaluating heat dissipation, we used a DC power supply to apply power to TOLL package. We set the power supply to 300 sec in this time in order to rise device temperature saturated. Thermography was used to measure the device surface temperature (Tc) after 300 sec. The external heatsink were cooled by an air-cooled fan and the PCB was fixed to the heatsink by holding the board end (2mm) with an aluminum plate (see Fig.4-4).

Fig. 4-4 Heat dissipation sheet and external heatsink installation method

A heat dissipation sheet (1 inch, MAC EIGHT, CW-200, thickness 3mm (typ), material: Sarcon TR (UL84V-0)) is sandwiched between the external heatsink and the board to ensure insulation and heat dissipation. To minimize the influence of Heat dissipation from the wires, the wires for the gate, drain, and source are soldered to the ends of each terminal pad as shown in Fig.4-5 below to secure a distance from the device. As shown in the figure, the temperature was observed at the point where the temperature became the highest at the mold resin surface near the drain terminal (directly above the chip).

Fig.4-5 Tc (Case Temp.) Measurement method/point
4.2.3. Evaluation results of heat dissipation

Fig. 4-6 shows the measured case temperature (Tc (Max)) at the maximum surface temperature point (measurement point) for the applied power (Pin) using the board of each pattern. To prevent damage to the device, the upper limit of Tc was set to about 100°C.

Pattern 1 and Pattern 2 are the difference between the presence and absence of thermal via. In the case of device loss: 10W, the calculated value is equivalent to Tc=131°C in Pattern 1, and the measured value is Tc=66°C in Pattern 2, which results in a large difference in heat dissipation with and without thermal via.

Pattern 3 also has a board with thermal vias on the source pads of Pattern 2, and its heat dissipation is improved from Pattern 2. We confirmed that Tc was reduced around 3°C at a device loss: 18W (100.1°C⇒97.1°C).

Fig. 4-6: Tc (Max)-Pin Characteristics

Fig. 4-7 shows the Drain Pad via number-Tc(Max) at Pin=14W.

Fig. 4-7: Tc(Max) @Pin= 14W-Drain Pad Via number

The number of drain pad via in Pattern 2 is 240 pcs. The number of drain pad via in Pattern 5 is 120 pcs. Even the number of drain pad via doubles, Tc reduction is only 1.6°C@Pin=14W, which means the heat dissipation by increasing the number of thermal via is saturated.

Patterns 4 and 5 are large and small patterns of drain pad size at the same number of drain via (120pcs), we found that Pattern 5 with larger drain pad has 17.5°C @ Pin = 14 W lower Tc than Pattern 4.

On the other hand, in order to expand the drain pad size for practical use, it is necessary to consider securing the creepage distance with other components and patterns in the board, and you need to design the pattern considering heat dissipation and space.
4.2.4. Design Guideline for PCB for TOLL package

As a guideline for designing pads and thermal via for TOLL package PCB board based on the evaluation of heat dissipation in 4.2.3

- Ensure large drain pads within the space and creepage distances allowed
- It is better to increase the number of thermal via. However, it is necessary to determine the minimum number of thermal vias required because the heat dissipation effect is saturated.
- The arrangement of the source pad thermal via is also effective in improving heat dissipation.

And so on.

Please understand that our evaluation results of heat dissipation in this time only show the tendency of heat dissipation, and that the absolute value changes depending on the composition of the board, conditions, size of the heat sink, etc.
Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as “TOSHIBA”.

Hardware, software and systems described in this document are collectively referred to as “Product”.

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA’s written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product’s quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the “TOSHIBA Semiconductor Reliability Handbook” and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications.

- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT (“UNINTENDED USE”). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION
https://toshiba.semicon-storage.com/jp/

© 2021 Toshiba Electronic Devices & Storage Corporation 2021-07-30