#### TOSHIBA CMOS Integrated Circuit Silicon Monolithic

# **TC7734FTG**

#### Power Management System IC

#### 1. DESCRIPTION

TC7734FTG is a complete power supply solution for portable devices that include 4 DCDC Buck Converters, 3 LDOs, 2-ch LED Driver and built-in Switching Charger function. Most of the outputs can be controlled by I<sup>2</sup>C bus for various programmable settings.

#### 2. FEATURES

- Operating voltage: 3.4 V to 5.5 V
- 4 ch DCDC converter (DCDC1 to DCDC4)
  - Synchronous Current Mode Buck Converters
    - DCDC1-4 Optional 2-Phase Switching Reduces Input Peak Current
    - Built-in compensation circuit: DCDC1 to DCDC4
- 3 ch LDO(LDO1 to LDO3)
- LED Driver
  - Built-in Current Mode DCDC Boost Converter
  - 2-Ch Constant Current LED Driver
  - Sink Current: up to 80 mA/ch with LED voltage up to 20 V
  - Output Current Accuracy: +/- 5% (ILED = 20 mA)

  - LED1 and LED2 Regulation Voltage: 0.4 V
    PWM dimming, I<sup>2</sup>C Controlled 32 steps with 195Hz fixed dimming frequency
    LED Driver Protection Circuit
    Over Voltage Detection (OVD)
    - - Output Open Detection (OOD)
        Output Short Detection (OSD)
- Battery Charger Function
  USB Host and USB Charger Adaptor Detections for Optimum Charge Current for SDP, CDP, DCP and Other)
  USB Host and USB Charger Adaptor Detections for Optimum Charge Current for SDP, CDP, DCP and Other)
  - DCIN Input Over Voltage Protection (OVP): 5.8 V (typ.) \* Maximum voltage of DCIN terminal is defined by 6 V.
  - Power Path Function
  - 1.5 A Switching Charger with Built-in Power MOSFETs

#### **Output Descriptions:**

| Output | Adj Vout (V) | Step (V) | Default (V) | Default Options (V) <sup>1</sup> | lout (A)  | Control          |
|--------|--------------|----------|-------------|----------------------------------|-----------|------------------|
| DCDC1  | 0.9 - 1.4    | 50m      | 1.0         | 0.9 - 1.4 V@50 mV                | 1500 mA   | l <sup>2</sup> C |
| DCDC2  | 1.05 - 1.95  | 150m     | 1.35        | 1.05 - 1.95 V@150 mV             | 1000 mA   | I <sup>2</sup> C |
| DCDC3  | 2.7 - 3.4    | 100m     | 3.3         | 2.7 – 3.4 V@100 mV               | 800 mA    | l <sup>2</sup> C |
| DCDC4  | 1.5 - 3.3    | -        | (1.8)       | R_ext                            | 500 mA    | R_ext            |
| LDO1   | 1.2 – 1.9    | -        | 1.8         | 1.2,1.3,1.4,1.5, 1.6,            | 300 mA    | I <sup>2</sup> C |
|        |              |          |             | 1.7, 1.8, 1.9                    |           |                  |
| LDO2   | 1.5 – 2.8    | 100m     | 2.8         | 1.5, 1.6, 1.7, 1.8, 2.3,         | 350 mA    | I <sup>2</sup> C |
|        |              |          |             | 2.5, 2.8                         |           |                  |
| LDO3   | 1.5 - 3.3    | -        | (1.8)       | R_ext                            | 120 mA    | R_ext            |
| Output | Adj PWM      | lout     | Vout (V)    | Default lout                     | fPWM (Hz) | Control          |
| LEDD   | 32 steps     | 80 mA x2 | 20          | 20 mA x 2                        | 195       | I <sup>2</sup> C |

- I<sup>2</sup>C Control for Various Parameters
- 1MHz Switching Frequencies DCDC1 to DCDC4
- 1MHz Switching Frequencies LED Driver, and Switching Charger
- PFM/PWM Operation for Wide Range of Load Current
- Built-in Soft start Circuit
- Programmable Power Sequence
- Interrupt for Event Notifications
- Power-good (PG) Notification
- DCDC and LDO Over Current Limit Circuits (OCL)
- Global Protection: Thermal Shutdown (TSD), VDD Under Voltage Lock Out (VUVLO), DCIN Under Voltage Lock Out (DUVLO)
- **Register Password Protection**
- Package: P-VQFN64-0909-0.50-001 9 mm × 9 mm × 0.7 mm (0.5 mm pin pitch)
- Application: Tablet PC, Portable Devices
  - Note 1: PFM does not apply to DCDC3



Weight: 0.192 g (typ.)

## 3. Block Diagram, Application circuit



#### Figure: 1 Block Diagram and Application Circuit

(Note)

- Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes. The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required at the mass-production design stage. Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.
- GND wiring: We recommend that a heat sink be grounded at any parts, and the board and output pins be grounded at only one contact point. Take the heat dissipation into consideration when designing the board.
- Utmost care is necessary in the design of the each output lines, each VDD lines and each GND lines since IC may be destroyed due to short-circuit between outputs, to supply, or to ground.
- Especially for those pins that are connected to power supply and get a large current flow (such as each VDDs, Each LXs, VBAT, VSYS, MID, and each GNDs), they should be properly wired; otherwise troubles including destruction may occur to this IC.
- If the logic input pins (such as eFuse, VREF, TEST1, TEST2) are not wired properly, malfunction that would destroy the IC may occur due to a large current exceeding the absolute maximum ratings. Care should be taken in the design of board layouts and implementation of the IC.

## 4. Pin Layout (Top View)



Figure: 2 Pin Layout

## 5. Pin Description

## Table: 1 Pin Description

| Pin No. | Name  | I/O | Functions                                                                                                                                              |
|---------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | LX6   | 0   | Switching Output Terminal for Battery Charger                                                                                                          |
| 2       | PGND6 | Р   | Power GND Terminal for Battery charger                                                                                                                 |
| 3       | CS    | I   | Current sense(+) input Terminal                                                                                                                        |
| 4       | VS    | I   | Voltage sense input Terminal                                                                                                                           |
| 5       | SGND2 | I   | Signal GND Terminal for small signal                                                                                                                   |
| 6       | PGND1 | Р   | Power GND Terminal for DCDC1                                                                                                                           |
| 7       | PGND1 | Р   | Power GND Terminal for DCDC1                                                                                                                           |
| 8       | LX1   | 0   | Switching Output Terminal for DCDC1                                                                                                                    |
| 9       | LX1   | 0   | Switching Output Terminal for DCDC1                                                                                                                    |
| 10      | VDD1  | Р   | VDD Terminal for DCDC1                                                                                                                                 |
| 11      | VDD1  | Р   | VDD Terminal for DCDC1                                                                                                                                 |
| 12      | FB1   | I   | Feedback Terminal for DCDC1                                                                                                                            |
| 13      | PGOOD | 0   | Power-good signal output Terminal (Open-drain). Pulled low when any<br>of the power rails are out of regulation. Behavior can be reset in<br>register. |
| 14      | INT   | 0   | Interrupt signal output Terminal, Open Drain, external R pull up needed.                                                                               |
| 15      | VDD   | Р   | VDD Terminal for IC internal bias                                                                                                                      |
| 16      | eFuse | I   | TEST terminal for cutting eFuse<br>This terminal should connect to VDD terminal.                                                                       |
| 17      | VREF  | 0   | Internal reference voltage output terminal                                                                                                             |
| 18      | FB2   | I   | Feedback Terminal for DCDC2                                                                                                                            |
| 19      | VDD2  | Р   | VDD Terminal for DCDC2                                                                                                                                 |
| 20      | LX2   | 0   | Switching Output Terminal for DCDC2                                                                                                                    |
| 21      | PGND2 | Р   | Power GND Terminal for DCDC2                                                                                                                           |
| 22      | FB3   | I   | Feedback Terminal for DCDC3                                                                                                                            |
| 23      | PGND3 | Р   | Power GND Terminal for DCDC3                                                                                                                           |
| 24      | LX3   | 0   | Switching Output Terminal for DCDC3                                                                                                                    |
| 25      | VDD3  | Р   | VDD Terminal for DCDC3                                                                                                                                 |
| 26      | VDD4  | Р   | VDD Terminal for DCDC4                                                                                                                                 |
| 27      | LX4   | 0   | Switching Output Terminal for DCDC4                                                                                                                    |
| 28      | PGND4 | Р   | Power GND Terminal for DCDC4                                                                                                                           |
| 29      | FB4   | I   | Feedback Terminal for DCDC4                                                                                                                            |
| 30      | SGND1 | S   | Signal GND Terminal for small signal                                                                                                                   |
| 31      | TEST1 | 1   | TEST terminal1. Cannot be used. Connect to SGND                                                                                                        |
| 32      | TEST2 | I/O | TEST terminal2. Cannot be used. No connect terminal                                                                                                    |
| 33      | SW    | 0   | LED Driver Switch terminal                                                                                                                             |

## TOSHIBA

| 34 | PGND5    | Р   | Power GND Terminal for LED driver                                                                                                                                                                                                                               |  |
|----|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 35 | ISET     | 0   | LED current adjustment pin. Connect a resistor (RISET) to AGND                                                                                                                                                                                                  |  |
| 36 | LED1     | 0   | Channel 1 constant current sink terminal to drive LEDs                                                                                                                                                                                                          |  |
| 37 | LED2     | 0   | Channel 2 constant current sink terminal to drive LEDs                                                                                                                                                                                                          |  |
| 38 | FBLED    | I   | Overvoltage threshold detect terminal for LED                                                                                                                                                                                                                   |  |
| 39 | OUT7     | 0   | Output Terminal for LDO1                                                                                                                                                                                                                                        |  |
| 40 | VDD7     | Р   | VDD Terminal for LDO1 and LDO2                                                                                                                                                                                                                                  |  |
| 41 | EXT_EN   | 0   | Enable for external DCDC that power up sequence follows DCDC1 and turn off sequence follows DCDC2                                                                                                                                                               |  |
| 42 | OUT8     | 0   | Output Terminal for LDO2                                                                                                                                                                                                                                        |  |
| 43 | OUT9     | 0   | Output Terminal for LDO3                                                                                                                                                                                                                                        |  |
| 44 | VDD9     | Р   | VDD Terminal for LDO3                                                                                                                                                                                                                                           |  |
| 45 | FB9      | Ι   | Feedback Terminal for LDO3                                                                                                                                                                                                                                      |  |
| 46 | LEDD_EN  | I   | LED Driver Enable Terminal                                                                                                                                                                                                                                      |  |
| 47 | TH_REF   | I   | Battery thermistor sense input Terminal                                                                                                                                                                                                                         |  |
| 48 | ТН       | Ι   | Battery thermistor input Terminal                                                                                                                                                                                                                               |  |
| 49 | SDA      | I/O | I <sup>2</sup> C-DATA Terminal                                                                                                                                                                                                                                  |  |
| 50 | SCL      | Ι   | I <sup>2</sup> C-CLK Terminal                                                                                                                                                                                                                                   |  |
| 51 | DM       | I/O | I/O pin(-) for USB power source detection                                                                                                                                                                                                                       |  |
| 52 | DP       | I/O | I/O pin(+) for USB power source detection                                                                                                                                                                                                                       |  |
| 53 | SCTL     | 0   | Open drain terminal for USB BUS control                                                                                                                                                                                                                         |  |
| 54 | PB       | I   | Push Button Switch Terminal with internal debounce circuit                                                                                                                                                                                                      |  |
| 55 | VBAT     | Р   | Battery+ Terminal                                                                                                                                                                                                                                               |  |
| 56 | VBAT     | Р   | Battery+ Terminal                                                                                                                                                                                                                                               |  |
| 57 | VBAT     | Р   | Battery+ Terminal                                                                                                                                                                                                                                               |  |
| 58 | CHG_STAT | 0   | Open drain output terminal for charge status monitoring                                                                                                                                                                                                         |  |
| 59 | VSYS     | 0   | Output Terminal for System                                                                                                                                                                                                                                      |  |
| 60 | VSYS     | 0   | Output Terminal for System                                                                                                                                                                                                                                      |  |
| 61 | VSYS     | 0   | Output Terminal for System                                                                                                                                                                                                                                      |  |
| 62 | MID      | 0   | Power Path Charger Mid Point Connection. Place a 2.2 uF Cap. to<br>PGND for proper operation<br>Please take extra care while tracing the layout of the MID terminal to<br>avoid shortage across GND. If such shortage occurs, IC may be<br>permanently damaged. |  |
| 63 | DCIN     | Р   | Power supply input Terminal. This terminal should connect power supply form AC adopter or USB power.                                                                                                                                                            |  |
| 64 | DCIN     | Р   | Power supply input Terminal. This terminal should connect power supply form AC adopter or USB power.                                                                                                                                                            |  |
| EP | -        | Р   | Power GND Terminal                                                                                                                                                                                                                                              |  |

Notes: I=Input, O=Output, P=Power.

## 6. I/O Equivalent Pin Circuits





## TOSHIBA







## 7. State Diagram



Figure: 3 State diagram

(1) At this event, PMIC shall detect USB type (DCP, SDP, CDP,Other), and set DCIN input current limit accordingly.

(2) STANDBY\_CHG = (((Detect USB DCP || Detect Non-Compliant USB) && DCP\_CHG\_EN = '1') || (Detect USB SDP && SDP\_CHG\_EN = '1' && VBAT < VSYS\_LOW) || (Detect USB CDP && CDP\_CHG\_EN = '1' && VBAT < VSYS\_LOW)). <sup>(3)</sup> VPOR(Power On Reset) is defined by design. Target voltage: 2.4V

(4) Battery voltage always supplies the system by Q3 in P.19 (From VBAT to VSYS)

<sup>6</sup> HW STANDBY state: Always detect USB Type (DCP, SDP, CDP,Other) when state change from OFF state and RTC delay by "DCIN > DUVLO".
 <sup>(6)</sup> SW STANDBY state: Only detect USB Type (DCP, SDP, CDP,Other) on "DCIN > DUVLO" timing.

- <sup>(7)</sup> VBAT\_DET is defined by design. Target voltage: 2.6V
  <sup>(8)</sup> I<sup>2</sup>C cannot accept in beginning of ACTIVE state (around 40µs)

#### HW\_STANDBY state change condition

|                             | From DELAY1,2                                                                    | from RTC DELAY, OFF                                                                                                      |
|-----------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Move to ACTIVE              | PB (↓)    ACTIVE bit (↑)                                                         | (DCIN ( $\uparrow$ ) <sup>(1)</sup> && !STANDBY_CHG <sup>(2)</sup> )    PB ( $\downarrow$ )    ACTIVE bit ( $\uparrow$ ) |
| STANDBY_CHG<br>(CDP or SDP) | (Detect USB SDP && SDP_CHG_EN = '1')    (Detect USB<br>CDP && CDP_CHG_EN = '1'). | (Detect USB SDP && SDP_CHG_EN = '1' && VBAT < VSYS_LOW) ∥ (Detect USB<br>CDP && CDP_CHG_EN = '1' && VBAT < VSYS_LOW)     |

## 8. DCDC converter and LDO Functions

#### 8.1. Operation description

DCDC converter and LDO Functions are determined by the internal registers set by I<sup>2</sup>C bus. ACTIVE mode can be full mode where all outputs are turned on or selective rails can be turned on. Value of the register can be changed by writing data to the register.

### 8.2. Voltage Supply Terminal (VDD)

VDD is a power supply for DCDCn converter / LDO and for internal control circuit of TC7734FTG. VDD operation range is 3.4V to 5.5V. It can be connected to VSYS for power.

#### 8.3. DCDC Converter (DCDC1 to DCDC3) Default Options

They are synchronous DCDCn Buck Converter of PFM/PWM type. Switching frequency is fixed of 1MHz (typ.). Select of the default options of DCDC1-3 are set by fuse options. For different defaults needed, please contact to Toshiba. DCDC1 default options are 0.9 - 1.4 V@50 mV and the default is 1.0 V DCDC2 default options are 1.05 - 1.95 V@150 mV and the default is 1.35 V DCDC3 default options are 2.7 - 3.4 V@100 mV and the default is 3.3 V

#### 8.4. LDO1 and LDO2 Default Options

Select of the default options of LDO1,2 are set by fuse options. For different defaults needed, please contact Toshiba factory.

LDO1 default options are 1.2, 1.3, 1.4, 1.5, 1.6, 1.7, 1.8, 1.9 V and the default is 1.8 V LDO2 default options are 1.5, 1.6, 1.7, 1.8, 2.3, 2.5, 2.8 V and the default is 2.8 V

#### 8.5. DCDC1-4 and LDO1-3 Power-Up Sequence and Turn-Off Sequence

Once the VBAT is asserted or the DCIN is asserted, VSYS is available with LDO3 is ON. In the active mode, DCDCn and LDOn converters power up with output voltage in the sequence as below.

Power-Up Sequence 1: DCDC1 -> EXT\_EN -> DCDC2 -> DCDC4-> LDO2, DCDC3 -> LDO1 Power-Up Sequence 2: DCDC1 -> DCDC2 -> EXT\_EN -> DCDC4-> LDO2, DCDC3 -> LDO1. Turn-Off Sequence 1: LDO1 -> DCDC3, LDO2 -> DCDC4 -> DCDC2 -> EXT\_EN -> DCDC1 Turn-Off Sequence 2: LDO1 -> DCDC3, LDO2 -> DCDC4 -> EXT\_EN -> DCDC2 -> DCDC1

Power up/Turn off sequence can be controlled by register (0x07[D7]).

At the power up sequence, when the output voltage of a given rail reaches 80% (Typ.) of the set voltage, the following rail will start after adding setting delay time.

At the turn down sequence, when the output voltage of a given rail reaches 20% (Typ.) of the set voltage, the following rail will start after adding setting delay time.

All turn off sequences use active discharge mode. Refer to specification of resistance for active discharge. Active discharge is always on at disable of each DCDCs and LDOs. LDO3 is always ON. Only time LDO3 is OFF is in Power Down state.

LDOS IS always ON. Only time LDOS IS OFF IS IN Power Down state.

Turn-Off Sequence is the reverse of power up sequence or same time (no delay). The Turn Off sequence is selected by register (0x07[D6]).



\*Delay 1 to 3 Set by Register (0x06)





Figure: 6 Turn Off Sequence ( 0x07[D6]=0, 0x07[D7] =0)



\*Delay 1 to 3 Set by Register (0x06)

Figure: 7 Example 1: (VBAT assert -> PB -> PB -> VUVLO-> DCIN assert) 0x07[D7]=0



0x07[D6]=0





(VBAT assert -> DCIN assert -> DCIN removed -> SYS\_LOW -> VUVLO-> PB -> VPOR)

## 9. LED Driver for LCD backlight Function





State of this function is transferred to the operation mode by LEDD setting register (0x08). DCDC controller and constant current regulators are controlled by inputting signal from LEDD\_EN terminal or I<sup>2</sup>C command (0x00[D7]).

TC7734FTG contains a boost converter and two current sinks capable of driving up to 2 LED strings at 80 mA. The numbers of LEDs per string can be up to 20 V. But need to care the SW current limit (1 A). Power supply for step-up Controller is from VDD4. So, VDD4 must connect decoupling capacitance.

Unused OUT terminals are detected when the State moves to Active state. When unused LED terminals is detected, it is eliminated from object of control and its constant current operation is turned off.

Then, voltage boosting starts and the operation moves to the soft start. Soft start function is limited the SW terminal peak current. It is increased step by step.

The condition in which a soft start completes is constant current regulators (LED1, LED2) are generated by operation and the voltage of minimum LEDn terminal reaches about 0.4 V.

Brightness dimming is supported by I<sup>2</sup>C control (0x08 [5:0]).

The PWM frequency is set to 195 Hz. The brightness dimming can be adjusted by 32 steps.

## 9.1. LED Driver Operating Mode Chart



Figure: 11 LEDD\_EN control



Figure: 12 LEDD\_EN control and dimming control



#### 9.2. Unused Channel Detection

When change the state of LED driver to active by LEDD\_EN or I<sup>2</sup>C, unused channel detection is operated before soft start. This function detects that the LEDn terminals (LED1 or LED2) is connected to PGND at the same voltage. Connect the LEDn terminals of unused channel to PGND.

The constant current block of unused channel is turned off and removed from the object of LED open detection and LED short detection.

#### 9.3. Dimming Control

Dimming function can operate by internal register setting. The PWM frequency is set to 195 Hz. The PWM duty cycle can be adjusted by 32 steps through the LEDDCTRL register ( 0x08[5:0]).

#### 9.4. Constant Current Setting

Constant current (ILED) is set by RISET resistance connected between ISET terminal and GND. ILED is provided by the equation 1 below.

ILED (mA) =  $1.24(V) \times 1487 \div (RISET (k\Omega) + 1.19 (kA))$ 

### 9.5. LED Driver Error Detection Function

Refer to "Protection Functions" section in detail

#### **Table: 2 Function of Detections**

| Detection | Function                                                                                                                                                                                                                                                                                                                                 | Conditions for<br>starting detection               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| OVD       | SW (Switch) operation stops when the voltage of FB_LED rises<br>to the detecting voltage or more.<br>SW operation restarts when the voltage falls below the<br>detecting voltage.                                                                                                                                                        | Always active                                      |
| LED open  | Operations of LEDn terminals, which are detecting voltage or<br>less just after OVD detection, are turned off. They are<br>eliminated from object of controlling the minimum LEDn<br>terminal voltage.<br>When all operations of LEDn terminal are turned off because of<br>the abnormal state, all LED driver functions are turned off. | Just after OVD<br>detection                        |
| LED short | Detection starts 6µs (typ.) after Dimming start timing, which are detecting voltage or more, are turned off. They are eliminated from object of controlling the minimum LEDn terminal voltage. When all operations of LEDn terminal are turned off because of the abnormal state, all LED driver functions are turned off.               | From 6 μs (typ.)<br>after Dimming start<br>timing. |

#### Table: 3 State of Each Block in Detection

| Detection                                           |                  |                       | LED             |                                              |                                                               |
|-----------------------------------------------------|------------------|-----------------------|-----------------|----------------------------------------------|---------------------------------------------------------------|
|                                                     |                  | Conditions            | Step-up control | Constant<br>current                          | Method of re-startup                                          |
| OVD VOVD > 1.228 V<br>(Typ.)<br>@ VFB_LED<br>rising |                  | Stop                  | Continue        | The voltage is OVD recovery voltage or less. |                                                               |
| LED                                                 | LED1 or LED2     | VLEDn < 0.2 V         | Active          | Only error terminal:<br>Stop                 | Re-started the LED driver                                     |
| Open                                                | LED1 and<br>LED2 | (Тур.)                | Stop            | Stop                                         | Re-started the LED driver                                     |
| LED<br>Short                                        | LED1 or LED2     | VLEDn > 5 V<br>(Typ.) | Active          | Only error terminal:<br>Stop                 | When short error is<br>released, it is<br>resumed at the next |
|                                                     | LED1 and<br>LED2 |                       | Stop            | Stop                                         | dimming cycle                                                 |

## TOSHIBA

## **10. Power Path Function**

Power path function consists of Q1, Q2 and Q3



#### Figure: 13 Power path block diagram

- Q1: 1) Detect current from DCIN. If this current reaches over-current condition, IC reduces the supply current to the charger block. If need to reduce further, IC conducted the current limit to VSYS by Q2.
  - 2) Block the backflow current from VBAT to DCIN.
- Q2: 1) Current limit to VSYS when it requires the over current.
  - 2) Block the voltage to VSYS when DCIN voltage is over 5.8 V.
- Q3: 1) Voltage supplies from VBAT to VSYS when no DCIN power source.
  - 2) Stop the voltage supply from VBAT to VSYS when discharge mode is OFF or the current is over the limit of VBAT to VSYS.
  - 3) Supplement current from VBAT to VSYS when the load demands higher current than the DCIN can support

The power path allows simultaneous and independent charging of the battery and powering of the system. This feature enables the system to run with a defective or absent battery pack and allows instant system turn-on even with a totally discharged battery. Charging current is automatically reduced when system load increases and if the system load exceeds the maximum current of the DCIN supply.

A block diagram of the power path is shown in Figure: 13 and an example of the power path management function is shown in Figure: 14 and Figure: 15.

#### 10.1. Dead Battery (DUVLO > VBAT)

DCIN input is valid and the chip powers up if DCIN rises above 4.3 V. Note that the rise time of DCIN must be less than 50 ms for the detection circuits to operate properly. If the rise time is longer than 50 ms, the IC may fail to power up.

#### 10.2. Good Battery (VBAT > DUVLO)

DCIN supply is detected when the input is 125 mV above the VBAT voltage and is considered absent when the voltage difference to the VBAT is less than 40 mV. This feature ensures that DCIN supply is used whenever possible to save battery life. DCIN input is current limited and controlled through the register (0x0D[D3:D0]).

In case DCIN is not present or blocked by the power path control logic (e.g. in OFF state), VBAT always supplies the system (VSYS pin).

#### 10.3. DCIN Input Discharge

DCIN inputs have 25 k $\Omega$  internal resistor which are used to discharge the input pins to avoid false detection of an input source.

| Mode<br>Current<br>Limit | Normal<br>( ISYS < DCIN Current limit) | DPPM<br>( ISYS > DCIN Current limit) |
|--------------------------|----------------------------------------|--------------------------------------|
| 1500 mA(DCP)             | SYS power is supplied from DCIN        | DCIN current save to 500 mA          |
| 1000 mA(CDP)             | SYS power is supplied from DCIN        | DCIN current save to 500 mA          |
| 500 mA(SDP)              | SYS power is supplied from DCIN        | DCIN current save to 500 mA          |

Table: 4 DCIN Current limit setting and how to supply to VSYS

Figure: 14 Timing chart in DCP or Other (DCIN current limit = 1500 mA setting)



Actual current curve is depended on switching regulator's efficiency and input voltage such as DCIN, VBAT. So, this curve is reference.

#### Figure: 15 Timing chart in CDP (DCIN current limit = 1000 mA setting)



Actual current curve is depended on switching regulator's efficiency and input voltage such as DCIN, VBAT. So, this curve is reference.





Actual current curve is depended on switching regulator's efficiency and input voltage such as DCIN, VBAT. So, this curve is reference.

Current profile in SDP

## **11. Charging Functions**

#### 11.1. Input Current Limit

Input current from DCIN pin can be limited to a set current automatically or I<sup>2</sup>C. When input current exceeds the set current, the IC limits the current to the set current automatically. When DCIN voltage falls below the threshold set by I<sup>2</sup>C, interrupting signal is generated by setting the current limit to USB100 level (Max 100 mA). To resume the current limit to the former level, interrupt must be deactivated.

| Command      | Register<br>No. | Bit No. | Contents                                         |
|--------------|-----------------|---------|--------------------------------------------------|
| USBILMT[3:0] | 0x0D            | D3-D0   | DCIN input current limit                         |
| ATILMT       | 0x0B            | D3      | Limit of Automatic Input Current by DCIN voltage |
| INTATIL      | 0x20            | D7      | Limit of Automatic Input Current Interrupt       |

#### Table: 5 Input Current Limit Command

#### Table: 6 Apply Result of USB Automatic Detection(Default)

| Result of source<br>detection<br>(DP / DM detection) | DCIN Input<br>Current limit setting | Fast Charge<br>Current limit (Typ.) |
|------------------------------------------------------|-------------------------------------|-------------------------------------|
| SDP                                                  | 500 mA                              | 500mA                               |
| CDP                                                  | 1000 mA                             | Reg 0x0D [D5:D4]                    |
| DCP/AC                                               | 1,500 mA                            | Reg 0x0D [D7:D6]                    |
| Non-Compliance USB                                   | 1,500 mA                            | Reg 0x0D [D7:D6]                    |

DCP: Dedicated Charging Port

SDP: Standard Downstream Port

CDP: Charging Downstream Port

#### 11.2. CHG\_STAT Function

CHG\_STAT terminal drives current in charge state.

#### 11.3. DCIN Over Voltage Protection Function(OVP)

It protects the IC from destruction caused by over voltage. Charger function is turned off when the voltage of DCIN pin reaches 5.8 V (typ.). To resume the operation, DCIN voltage needs to be below (5.65 V (typ.)) for reset.

#### 11.4. Charging Operation

When DCIN pin is connected, following confirmations start for charge power up. When one of the following conditions is not met, the charge is interrupted.

- (1) DCIN voltage ≥ DUVLO voltage, DCIN voltage ≤ OVP voltage
- (2) DCIN voltage > Battery voltage + 125 mV
- (3) Charge enable mode (Set by I<sup>2</sup>C)
- (4) Battery temperature is between high limit and low limit.

#### Table: 7 Charge Command

| Command | Register<br>No. | Bit No. | Contents                    |
|---------|-----------------|---------|-----------------------------|
| CHG_EN  | 0x02            | D3      | Control by I <sup>2</sup> C |

#### 11.5. Trickle Charge

If Pre-charge state has no problem, charge starts at trickle charge (50% Pre-charge current) under the condition that battery voltage is 2.05 V or less.

#### 11.6. Pre-charge

When battery voltage exceeds 2.05 V (typ.), Pre-charge starts with the charge current which is set by the register. Charge continues until the battery voltage reaches the fast charge threshold voltage set by the register. In case Pre-charge has not completed by Pre-charge timer finish, charge stops and informs the timer with interrupting error.

#### Table: 8 Pre-charge Command

| Command    | Register No. | Bit No. | Contents                                         |
|------------|--------------|---------|--------------------------------------------------|
| PCI[1:0]   | 0x0A         | D7,D6   | Pre-charge Current and Trickle charge current    |
| CCVTH[2:0] | 0x09         | D5-D3   | Voltage Threshold from Pre-charge to Fast Charge |

#### 11.7. Fast Charge (Constant-Current Charge Mode)

When fast charge mode enabled, constant-current charge starts under the condition that the battery voltage exceeds the fast charge threshold voltage set by the register. Charge current is limited to the input limit current.

#### Table: 9 Fast Charge Command

| Command  | Register<br>No. | Bit No. | Contents               |
|----------|-----------------|---------|------------------------|
| CCI[3:0] | 0x0A            | D5-D2   | Current of Fast Charge |

#### 11.8. Taper Charge (Constant-Voltage Charge Mode)

When the voltage becomes the float voltage set by the register in the fast charge mode, the operation moves to the Taper charge mode.

#### Table: 10 Constant-Voltage Charge Mode Command

| Command   | Register<br>No. | Bit No. | Contents      |
|-----------|-----------------|---------|---------------|
| FLTV[1:0] | 0x09            | D1,D0   | Float voltage |

#### 11.9. Charge Completion

When charge completion is valid, charge is completed if the charge current decreases to the value set by the register. In case charge is not completed within the charge timer finish, charge stops and informs with the interrupt flag.

Important, in case Charge Completion function is invalid, interrupt flag is not output with CV charge despite of the charge current decreases to the value set by the register. Users should pay attention that an I<sup>2</sup>C control is required to stop the charge.

| Table: 11 | Charge | Completion | Command |
|-----------|--------|------------|---------|
|-----------|--------|------------|---------|

| Command  | Register No. | Bit No. | Contents                  |
|----------|--------------|---------|---------------------------|
| СТ       | 0x0B         | D0      | Charge Termination        |
| CEI[1:0] | 0x0A         | D1,D0   | Charge completion current |

#### 11.10. **Re-charge**

Re-charge starts when the VBAT voltage falls at a voltage set by the register from the float voltage. However, the following two conditions that charge permission state is in DCIN and charge conditions are prepared before charge input state must be provided to re-start. Whether re-charge is automatic or not depends on the register.

#### Table: 12 Re-charge Command

| Command  | Register No. | Bit No. | Contents                             |
|----------|--------------|---------|--------------------------------------|
| ATRCHGTH | 0x0B         | D7      | Threshold for automatic Re-charge    |
| ATRCHG   | 0x0B         | D6      | Automatic Re-charge function setting |

#### 11.11. Safety Timer

Safety timer has Pre-charge Safety Timer of 30 min (Default) and Charge Safety Timer of 480 min (Default). Timer of 30 min (Default) starts and trickle charge starts after Pre-charge is ready. And it is reset when the operation transferred from Pre-charge mode to fast-charge mode. Timer of 480 min (Default) also starts after Pre-charge is ready and stop when charge completion current does not reach the set value within timer on. Whether trickle charge is included or not at start both timers can be selected. Both timers function is defined as below.

When ISYS > DCIN current limit, battery charging will stop, safety timer will be paused, and the power path will draw current from the battery. When ISYS drops back below DCIN current limit, battery charging will resume and the timer will resume from last paused timer value. If the battery voltage drops below ATRCHGTH threshold during ISYS > DCIN current limit, the timer will be cleared and restarted when battery charging is resumed.

The above timer operation will occur in both Active and Standby states and transitions between these states.

Charge Safety Timer will be cleared and restarted with the following conditions:

DCIN insertion

Battery voltage drops below ATRCHGTH threshold

Charge Safety Timer is disabled and then enabled by I<sup>2</sup>C(0x0C, D1)

Auto Re-charge is disabled and then enabled by I<sup>2</sup>C (0x0B, D6)

**Pre-charge Safety Timer** will be cleared and restarted with the following conditions:

**DCIN** insertion

Charge restart

Pre-charge Safety Timer is disabled and then enabled by  $I^{2}C$  (0x0C, D2) Auto Re-charge is disabled and then enabled by  $I^{2}C$  (0x0B, D6)

| Command    | Register<br>No. | Bit No. | Contents                                    |
|------------|-----------------|---------|---------------------------------------------|
| PRCHGTMS   | 0x0C            | D5      | Pre-charge Safety Timer                     |
| CGTMS[1:0] | 0x0C            | D4,D3   | Charge Safety Timer                         |
| TCSTON     | 0x0C            | D0      | Trickle Charge Safety Timer                 |
| CHGTMCLR   | 0x0C            | D6      | Clear of Pre-charge and Charge Safety Timer |
| PCGTM_EN   | 0x0C            | D2      | Pre-charge Safety Timer enable              |
| CGTM_EN    | 0x0C            | D1      | Charge Safety Timer enable                  |

#### **Table: 13 Safety Timer Command**

| Occurrence factor                                                                                                               | Charger Circuit Action | Deactivate(Resume)                                                      |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|
| Input OVLO<br>generation                                                                                                        | Charge stop            | Re-start from main standby mode depending on the improvement.           |
| Input DUVLO<br>generation                                                                                                       | Charge stop            | Re-start from main standby mode depending on the improvement.           |
| DCIN <vbat+125 charge="" mv="" stop<="" td=""><td>Re-start from main standby mode depending on the improvement.</td></vbat+125> |                        | Re-start from main standby mode depending on the improvement.           |
| Exceed chip<br>temperature Charge stop temporary                                                                                |                        | The operation resumes automatically depending on the improvement.       |
| Battery OVLO Charge stop generation                                                                                             |                        | CHG_EN is turned on manually after improvement.                         |
| Unconnected battery                                                                                                             | Charge stop            | CHG_EN is turned on manually after improvement.                         |
| Charge Timer pass Charge stop                                                                                                   |                        | CHG_EN is turned on manually.                                           |
| Input voltage fall<br>limiting the current of<br>100 mA (ATILMT = 0)                                                            |                        | Voltage rises to the former current limit level by resetting interrupt. |

## Table: 14 Charge Error Function

#### Table: 15 Charge Completion Function

| Occurrence factor | Charger Circuit<br>Action            | Deactivate(Resume) |
|-------------------|--------------------------------------|--------------------|
| Ichg < Iterm      | Charge completion<br>( 0x0B[D0] = 0) | -                  |

#### Table: 16 Interrupt Command

| Command | Register No.                         | Contents                       |
|---------|--------------------------------------|--------------------------------|
| INT***  | 0x10, 0x20                           | Factor of interrupt            |
| ST_***  | 0x21, 0x22, 0x23<br>0x24, 0x25, 0x26 | Details of interrupting factor |

#### 11.12. Chip Temperature Monitor

Chip temperature is monitored during charge. When chip temperature exceeds  $T_{OVT}$ , chip temperature monitoring bit is set high (ST\_OVT). When chip temperature falls below  $T_{OVT} - T_{OVT_HYS}$ , it is set low. Charger and Pre-charge Safety timers and Charge Safety timers stop when chip temperature monitoring bit is set high. Charger re-starts automatically when ST\_OVT is set low again. Pre-charge Safety timer and Charge Safety timer resume at time before automatic stop. Timers are not reset.

#### **Table: 17 Chip Temperature Monitor Command**

| Command | Register<br>No. | Bit No. | Contents                                                   |
|---------|-----------------|---------|------------------------------------------------------------|
| ST_OVT  | 0x22            | D2      | Status: Initial value depends on charger block temperature |

#### 11.13. Battery Temperature Monitor

Battery thermal detection uses thermistor integrated in battery. (Figure: 18 Thermal detector for battery block diagram) Changing charge profile is set by register (HOTTEMP 0x0E [D2:D1], COLDTEMP 0x0E [D3])

#### Charge profile: Temperature range 0°C to 60°C (See Figure: 17 Battery Charger Profile)

(HOTTEMP 0x0E[D2:D1]=01, COLDTEMP (0x0E[D3]=0)

Under 0°C : Stop the charging function

Under 10°C : Fast charge current limit change under 500 mA in DCP and CDP detect.

Over 45°C : Change the float voltage to 4.15 V

- Over 50°C : Change the float voltage to 4.10 V
- Over 60°C : Stop the charging function

When Change the register of HOTTEMP (0x0E[D2:D1]) and COLDTEMP (0x0E[D3]), Stopping charge point is changed.

#### Charge profile: Temperature range 10°C to 45°C

(HOTTEMP 0x0E[D2:D1]=00, COLDTEMP (0x0E[D3]=1)

Under 10°C : Stop the charging function Over 45°C : Stop the charging function

#### Discharge profile: Temperature greater than 65°C

If the following two conditions are satisfied:

- 1) Battery voltage is over 4 V
- 2) Temperature greater than 65°C

The Battery is discharged using the Active discharge circuit until battery voltage is under 3.7 V. Active discharge current is defined by internal pull down resistor (45  $\Omega$ )

Discharge function is set by register (DISBAT 0x0E [D4])

Figure: 17 Battery Charger Profile



Figure: 18 Thermal detector for battery block diagram



#### Figure: 19 Thermal detector for battery function 1



Figure: 20 Thermal detector for battery function 2





#### 11.14. Power Source Detection

Automatic power source detection can be set by the register. Source detection starts as soon as DCIN is connected. Result of detection has four types as follows; non-connection, SDP (Standard Downstream Port), CDP (Charging Downstream Port), and DCP (Dedicated Charging Port). Input current limit can be set depending on the detection state.

| Command      | Register<br>No. | Bit No | Contents                |
|--------------|-----------------|--------|-------------------------|
| ST_STYP<1:0> | 0x21            | D2,D1  | Source detection result |



#### Figure: 21 Battery Charge Profile

## 11.15. Charge Mode Transition Diagram



Figure: 22 Flow Chart of Charger Function

## 11.16. USB detect diagram with TC7USB40MU



#### Figure: 23 How to connect USB line using TC7USB40MU

Figure: 24 Timing chart using TC7USB40MU





### Figure: 25 Function timing chart detecting USB and charger current setting

Figure: 26 Relation with Function timing chart detecting USB and 0x21 register



## **12. LOGIC Functions**

#### 12.1. Interrupt/Abnormal Detection

The INT pin is used to signal any event or fault condition to the host processor. Whenever a fault or event occurs in the IC the corresponding interrupt bit is set in the INT register (0x20), and the open-drain output is pulled low. The INT pin is released (returns to Hi-Z state) and fault bits are cleared when the interrupting INT register is read by the host. Reads of non-interrupting registers shall not clear the INT pin. If a fault persists after reading of INT register, the corresponding INT bit remains set and the INT pin is pulled low again after a maximum of 32 µs. Interrupt events include pushbutton pressed/released, DCIN voltage status change and others as specified in Interrupt/abnormal register section. The MASK bits in the INT register are used to mask events from generating interrupts that may be used for debugging purpose. The MASK settings affect the INT pin only and have no impact on protection and monitor circuits themselves. Note that persisting event conditions such as LED1 or LED2 enabled shutdown can cause the INT pin to be pulled low for an extended period of time which can keep the host in a loop trying to resolve the interrupt. If this behavior is not desired, set the corresponding mask bit after receiving the interrupt and keep polling the INT register to see when the event condition has disappeared. Then unmask the interrupt bit again.

#### Interrupt Function

- 1. Automatic Input Current Limit
- 2. Re-charge
- 3. Charger Error
- 4. Charge Completion
- 5. System Error
- 6. Push Button
- 7. USB Detection
- 8. DCDCn, LDOn, LEDD Error

#### Table: 19 Interrupt Function Table1

| 1 | Automatic input   | Limit of Automatic Input Current Interrupt                     |                                                                                               |  |
|---|-------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|
|   | current limit     | 0 (Default)                                                    | no change in status                                                                           |  |
|   |                   | 1                                                              | Status changes (DCIN voltage falls below the threshold set by I <sup>2</sup> C[ 0x0B(D5,D4)]) |  |
|   |                   | NOTE: To disab                                                 | le interrupt, set ATILMT( 0x0B[D3]) register to "0".                                          |  |
| 2 | Re-charge         | Re-Charge Status Change Interrupt                              |                                                                                               |  |
|   |                   | 0 (Default)                                                    | Charge is completed or no change in charge status                                             |  |
|   |                   | 1                                                              | Charge status changes by "Vbat < Vfloat – 150/300 mV" after charge completion                 |  |
|   |                   | NOTE: To disab                                                 | le interrupt, set ATRCHG( 0x0B[D6]) register to "0".                                          |  |
| 3 | Charge Error      | Charge Status C                                                | Change Interrupt                                                                              |  |
|   |                   | 0 (Default)                                                    | No charger error in status                                                                    |  |
|   |                   | 1                                                              | Charger status error change                                                                   |  |
|   |                   | NOTE: Status in                                                | formation is available in STATUS register 0x22.                                               |  |
| 4 | Charge Completion | Charge Completion Status Change Interrupt                      |                                                                                               |  |
|   |                   | 0 (Default)                                                    | No charge in charging status or not charging                                                  |  |
|   |                   | 1                                                              | Charge completion status changes when "Ichg < Iterm"                                          |  |
|   |                   | NOTE: Status in                                                | formation is available in STATUS register 0x23.                                               |  |
| 5 | System Error      | System Status C                                                | Change Interrupt                                                                              |  |
|   |                   | 0 (Default)                                                    | no change error in status                                                                     |  |
|   |                   | 1                                                              | System status error change                                                                    |  |
|   |                   | NOTE: Status information is available in STATUS register 0x24. |                                                                                               |  |
| 6 | Push Button       | Pushbutton Status Change Interrupt                             |                                                                                               |  |
|   |                   | 0 (Default)                                                    | No change in status                                                                           |  |
|   |                   | 1                                                              | Pushbutton status change<br>(PB_IN changed high to low or low to high)                        |  |

## TOSHIBA

## TC7734FTG

|   |                   | NOTE: Status information is available in STATUS register 0x21[D0].        |                                                        |  |  |
|---|-------------------|---------------------------------------------------------------------------|--------------------------------------------------------|--|--|
| 7 | USB Detection     | USB Detection Interrupt                                                   |                                                        |  |  |
|   |                   | 0 (Default)                                                               | no change in status                                    |  |  |
|   |                   |                                                                           | DCIN power status detect                               |  |  |
|   |                   | I                                                                         | (power to DCIN pin has either been applied or removed) |  |  |
|   |                   | NOTE: Status information is available in STATUS register 0x21[D5, D2,D1]. |                                                        |  |  |
| 8 | DCDCn , LDOn, and | in, and DCDCn, LDOn and LEDD Status Change Interrupt                      |                                                        |  |  |
|   | LEDD Error        | 0 (Default)                                                               | no change in status                                    |  |  |
|   |                   | 1                                                                         | DCDCn or LDOn or LEDD status error change              |  |  |
|   |                   | NOTE: Status information is available in STATUS registers 0x25 and 0x26.  |                                                        |  |  |

|           |             |    | Timeout<br>(SOC does not read)                                                                                                                                                               | SOC Read                                                                                                                                                                                     |
|-----------|-------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | INTATIL     | D7 | INT: Clear<br>Register: Not clear<br>(0x20[D0,D3,D5,D7])<br>Status: Not clear<br>(0x0B[D3],0x22,0x24,0x25,0x26)<br>And if status error continues after INT<br>cleared , Re-output INT output | INT: Clear<br>Register: Not clear<br>(0x20[D0,D3,D5,D7])<br>Status: Not clear<br>(0x0B[D3],0x22,0x24,0x25,0x26)<br>And if status error continues after INT cleared ,<br>Re-output INT output |
| Error     | INTCHGER    | D5 |                                                                                                                                                                                              |                                                                                                                                                                                              |
| Interrupt | INTSYSFAULT | D3 |                                                                                                                                                                                              |                                                                                                                                                                                              |
|           | INTPWFAULT  | D0 |                                                                                                                                                                                              |                                                                                                                                                                                              |
|           | INTRCHG     | D6 | INT: Clear<br>Register: Clear<br>(0x20[D1,D2,D4,D6])<br>Status: Not change<br>(0x21[D1,D2,D5])                                                                                               | INT: Clear<br>Register: Clear<br>(0x20[D1,D2,D4,D6])<br>Status: Not change<br>(0x21[D1,D2,D5])                                                                                               |
| Status    | INTCHGCMP   | D4 |                                                                                                                                                                                              |                                                                                                                                                                                              |
| Interrupt | INTPB       | D2 |                                                                                                                                                                                              |                                                                                                                                                                                              |
|           | INTUSBAC    | D1 |                                                                                                                                                                                              |                                                                                                                                                                                              |

#### Table: 20 Interrupt Function Table2

#### Figure: 27 Interrupt Function timing chart



#### Status Interrupt

#### 12.2. Password Protection

This function prevents specific registers from accidental write access. Read access is not locked for the protected registers so host processor can read them anytime without unlock. But write access is locked by password, so host processor needs to unlock it by writing correct password data (0xAB) to the Password register. When the correct password data (0xAB) is written to Password register, the one I<sup>2</sup>C transaction (Note1) is unlocked right after the I<sup>2</sup>C transaction of password writing. The unlocked one transaction allows host processor to write to the protected registers. The host processor can write one or more the protected registers at once in the one unlocked transaction. After the one unlocked I<sup>2</sup>C transaction, the write access to the protected registers is locked. Writing incorrect password data to password register is discarded.

Note1: One I<sup>2</sup>C transaction is from I<sup>2</sup>C start condition to stop condition, regardless of the access type (read/write).

The following registers are protected by this function.

- 0x03 DEFLDO12
- 0x04 DEFDCDC12
- 0x05 DEFDCDC34
- 0x06 SEQDLY1
- 0x07 SEQDLY2
- 0x0F STATE\_CONF
- 0x14 PGMASK

#### 12.3. Power-good Function

Power-good is a signal used to indicate if an output rail is in regulation or at fault. Internally, all Power-good signals of the enabled rails are monitored at all times and if any of the signals goes low, a fault is declared. All Power-good signals are internally deglitched. When a fault occurs, all output rails are powered down and the device enters STANDBY state. The following rules apply to the PGOOD output:

- The power up default state for Power-good is low. When all rails are disabled, PGOOD is low.
- Only enabled rails are monitored. Disabled rails are ignored.
- The user can set Power-good mask bits in the PG register (0x14) to define which rails affect the PGOOD pin.
- LEDD has no effect on the Power-good signal.
- Power-good monitoring of a particular rail starts 6ms after the rail has been enabled.
- PGOOD output is delayed by the PGDLY (PG register 0x0F[D1:D0]) after the sequencer is done.
- If an enabled rail goes down due to a fault (output shorted, TSD, VUVLO), PGOOD is declared low, and all rails are shut-down.
- If the user disables a rail, it has no effect on the PGOOD pin.
- If the user disables all rails, PGOOD is pulled low.

In normal operation PGOOD is high in active state but low in STANDBY and OFF state.

### **13. Protection Functions**

#### 13.1. VDD Under Voltage Lockout (VUVLO) Function

VUVLO circuit initializes (Defaults) each register and the state enters OFF state in case voltage of VDD drops by I<sup>2</sup>C control (0x0F, STATE\_CONF register). VUVLO function is deactivated by DCIN asserted or PB pressed and the operation recovers in accordance with each register setting.

VUVLO circuit monitors the VDD voltage. Need to connect directly between VSYS and VDD for detecting VSYS voltage.

#### 13.2. Thermal Shutdown (TSD) Function

In the case that IC temperature exceeds 150°C (Typ.), after wait 1 second, moves to STANDBY state.

#### 13.3. Over Current Limit (OCL) Function

OCL function limits the load current of each DCDC converters.

Each current limit is as follows:

DCDC1: 3.5 A (Min) DCDC2: 2.0 A (Min) DCDC3: 2.0 A (Min) DCDC4: 2.0 A (Min) LDO1: 300 mA (Min) LDO2: 350 mA (Min) LDO3: 120 mA (Min)

#### 13.4. LED Output Open Detection (OOD) and Over Voltage Detection(OVD)

In the case that VLED rises and overvoltage is detected while object of feedback control is the minimum of LEDn (LED1 and/or LED2) terminal, voltage boosting stops and the open state of LEDn terminal is detected. Voltage of LEDn terminal that is open does not rise though VLED rises. So, open state is detected by monitoring the voltage of this LEDn terminal. Normal detecting voltage is 0.2 V (typ.) or less. Output Open Voltage Detection (FB\_LED terminal voltage) is 1.228 V (typ.)

When open state is detected, operation of only object LEDn terminal is turned off. They are eliminated from feedback control target and report the error status to register.

When voltage of FB\_LED terminal falls 70 mV (typ.) lower than the detecting voltage after overvoltage is detected, SW operation is resumed. In the case that operation is resumed without abnormity of open, IC resumes to normal operation.



Figure: 28 LED Open Detection function chart
#### 13.5. LED Short Detection

When LED current is ON by internal oscillator, short detection starts in the IC after 6 µs (Typ.) passes.

Voltage of LEDn terminal that detects short is defined 5V (Typ.).

Short detection operates while LED current outputs. When short state is detected for 2  $\mu$ s or longer, operation of target LEDn terminal is turned off and they are eliminated from feedback control target. Then IC report the error status to register.

However, short state is released during operation, operation of target LEDn terminal is resumed and they become object of feedback control. Then IC erases the error status. To confirm the release of short state, detected LEDn terminal operates with constant current drive for 6  $\mu$ s(Typ.) after LED current outputs.



#### Figure: 29 LED Short Detection function chart

# 14. External Parts Selection

This IC evaluates the characteristics with the following external parts. So, please select an appropriate external parts in reference to following lists.

|             | Value  | Parts name | Parts name          | Vender              |
|-------------|--------|------------|---------------------|---------------------|
|             | 2.2 μH | L1         | CDRH4D28NP-2R2NC    | SUMIDA CORPORATION  |
|             | 2.2 μH | L2         | CDRH4D28NP-2R2NC    | SUMIDA CORPORATION  |
| Inductor    | 2.2 μH | L3         | CDRH4D28NP-2R2NC    | SUMIDA CORPORATION  |
| Inductor    | 2.2 μH | L4         | CDRH4D28NP-2R2NC    | SUMIDA CORPORATION  |
|             | 22 μH  | L5         | CDRH40D26NP-220NC   | SUMIDA CORPORATION  |
|             | 2.2 μH | L6         | CDRH4D28NP-2R2NC    | SUMIDA CORPORATION  |
|             | 4.7 μF | C2         | C2012X5R1A475K125AA | TDK Corporation     |
|             | 2.2 μF | C3         | C1608X5R1A225K080AC | TDK Corporation     |
|             | 10 μF  | C7         | C2012X5R1E106K125AB | TDK Corporation     |
|             | 10 μF  | C8         | C2012X5R1E106K125AB | TDK Corporation     |
|             | 10 μF  | C9         | C2012X5R1E106K125AB | TDK Corporation     |
|             | 10 μF  | C11        | C2012X5R1E106K125AB | TDK Corporation     |
| Canaaitanaa | 10 μF  | C13        | C2012X5R1E106K125AB | TDK Corporation     |
| Capacitance | 10 μF  | C15        | C2012X5R1E106K125AB | TDK Corporation     |
|             | 4.7 μF | C17        | C2012X5R1A475K125AA | TDK Corporation     |
|             | 4.7 μF | C19        | C2012X5R1A475K125AA | TDK Corporation     |
|             | 4.7 μF | C21        | C2012X5R1A475K125AA | TDK Corporation     |
|             | 4.7 μF | C23        | C2012X5R1V475K125AC | TDK Corporation     |
|             | 10 μF  | C24        | C2012X5R1E106K125AB | TDK Corporation     |
|             | 4.7 μF | C26        | C2012X5R1A475K125AA | TDK Corporation     |
| SBD         | -      | SD1        | CUS15I30A           | TOSHIBA CORPORATION |

# 15. I<sup>2</sup>C Functions

15.1. **I<sup>2</sup>C IF** 

#### Table: 21 Chip Address

|     | MSB |   |   |   |   |   |   | LSB |
|-----|-----|---|---|---|---|---|---|-----|
| ADD | 1   | 0 | 0 | 1 | 1 | 1 | 0 | R/W |

#### 15.2. I<sup>2</sup>C write mode (Slave address: 0x9C)

Each transmissions needs to keep more than one clock between each of them. And TC7734FTG supports the following 2 formats.

#### Figure: 30 Format of write mode

Mode1

| s | D7 D6 D5 D4 D3 D2 D1 0<br>Slave Address | A | 0 D6 D5 D4 D3 D2 D1 D0<br>Register Address n | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n | Ρ | ]                                               |   |                                                 |   |
|---|-----------------------------------------|---|----------------------------------------------|---|-----------------------------------------------|---|-------------------------------------------------|---|-------------------------------------------------|---|
| M | ode2                                    |   |                                              |   |                                               |   |                                                 |   |                                                 |   |
| s | D7 D6 D5 D4 D3 D2 D1 0<br>Slave Address | A | 1 D6 D5 D4 D3 D2 D1 D0<br>Register Address n | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n+1 | А | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n+2 | 1 |

| D7     | D6  | D5 | D4 | D3  | D2   | D1   | D0 |   | D7 | D6  | D5 | D4   | D3  | D2   | D1 | D0 |   |   |
|--------|-----|----|----|-----|------|------|----|---|----|-----|----|------|-----|------|----|----|---|---|
| <br>Da | ata | of | Re | gis | stei | r n- | +3 | A | [  | Dat | аc | of F | Reg | jist | er | x  | A | Ρ |

S: Start condition, A: Acknowledge, P: Stop condition

#### 15.3. I<sup>2</sup>C read mode (Slave address: 0x9D)

Setting Bit [8] of Slave Address switches I<sup>2</sup>C to read mode. The host should send the stop condition (P) finally after it sent the Acknowledge (high). TC7734FTG supports the following 2 formats.

#### Figure: 31 Format of read mode

| Μ | lode1                                   |   |                                               |   |    |                                         |   |                                               |   |                                                 |                                                   |   |
|---|-----------------------------------------|---|-----------------------------------------------|---|----|-----------------------------------------|---|-----------------------------------------------|---|-------------------------------------------------|---------------------------------------------------|---|
| s | D7 D6 D5 D4 D3 D2 D1 0<br>Slave Address | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Register Address n | A | RS | D7 D6 D5 D4 D3 D2 D1 1<br>Slave Address | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n | A | D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register n+1 | <br>D7 D6 D5 D4 D3 D2 D1 D0<br>Data of Register x | Ρ |

S: Start condition, A: Acknowledge, RS: Repeat start condition, P: Stop condition

# 16. Description of Register

Register is set by writing data to I<sup>2</sup>C.

The register addresses from 0x00 to 0x29 are for operations. Do not access any other register addresses.

#### 16.1. Register map

#### Table: 22 I<sup>2</sup>C Register and Function

| Address | Register Name | PASSWORD | R/W | Function                                          |
|---------|---------------|----------|-----|---------------------------------------------------|
| 0x00    | PWR_EN        | -        | R/W | Enable/Disable DCDCn converter and LDOn and LEDD. |
| 0x01    | STATE1        | -        | R/W | Status register1                                  |
| 0x02    | STATE2        | -        | R/W | Status register2                                  |
| 0x03    | DEFLDO12      | Protect  | R/W | Set output level of LDO1 and LDO2                 |
| 0x04    | DEFDCDC12     | Protect  | R/W | Set output level of DCDC1 and DCDC2               |
| 0x05    | DEFDCDC34     | Protect  | R/W | Set output level of DCDC3 and DCDC4               |
| 0x06    | SEQDLY1       | Protect  | R/W | Set delay time of sequence1                       |
| 0x07    | SEQDLY2       | Protect  | R/W | Set delay timing of sequence2                     |
| 0x08    | LEDDIM        | -        | R/W | Set LEDD PWM Dimming                              |
| 0x09    | CHGCNF1       | -        | R/W | Set Charger configration1                         |
| 0x0A    | CHGCNF2       | -        | R/W | Set Charger configration2                         |
| 0x0B    | CHGCNF3       | -        | R/W | Set Charger configration3                         |
| 0x0C    | CHGCNF4       | -        | R/W | Set Charger configration4                         |
| 0x0D    | CHGCNF5       | -        | R/W | Set Charger configration5                         |
| 0x0E    | CHGCNF6       | -        | R/W | Set Charger configration6                         |
| 0x0F    | STATE_CONF    | Protect  | R/W | Set status migration condition                    |
| 0x10    | INTMASK       | -        | R/W | Set Interrupt mask                                |
| 0x11    | SYSERRMASK    |          | R/W | Set System error Masking                          |
| 0x12    | PWERRMASK     |          | R/W | Set DCDCn and LDOn error Masking                  |
| 0x13    | LEDDERRMASK   |          | R/W | Set LEDD error Masking                            |
| 0x14    | PGMASK        | Protect  | R/W | Set Power-good masking                            |
| 0x15    | PASSWORD      | -        | R/W | Password Protect                                  |
| 0x20    | INT_STAT      | -        | R   | Interrupt                                         |
| 0x21    | STAT1         | -        | R   | Status confirmation1                              |
| 0x22    | STAT2         | -        | R   | Status confirmation2                              |
| 0x23    | STAT3         | -        | R   | Status confirmation3                              |
| 0x24    | STAT4         | -        | R   | Status confirmation4(SYSTEM error Status)         |
| 0x25    | STAT5         | -        | R   | Status confirmation5(Power_OCL error Status)      |
| 0x26    | STAT6         | -        | R   | Status confirmation6(LED Driver error Status)     |
| 0x27    | PGMON         | -        | R   | PGOOD monitor                                     |
| 0x28    | PRODUCTID     | -        | R   | PRODUCT ID (for Toshiba)                          |
| 0x29    | VALUATIONID   | -        | R   | VALUATION ID (for customer)                       |

### 16.1.1Power Control Register 0x00 (PWR\_EN)

Table: 23: 0x00

| DATA BIT       | D7      | D6      | D5      | D4      | D3      | D2       | D1      | D0      |
|----------------|---------|---------|---------|---------|---------|----------|---------|---------|
| FIELD NAME     | LEDD EN | DCDC4EN | DCDC3EN | DCDC2EN | DCDC1EN | not used | LDO2 EN | LDO1 EN |
| R/W            | R/W     | R/W     | R/W     | R/W     | R/W     | R        | R/W     | R/W     |
| Default        | 0       | 1       | 1       | 1       | 1       | 0        | 1       | 1       |
| Default clear  | Yes     | Yes     | Yes     | Yes     | Yes     | Yes      | Yes     | Yes     |
| Default clear2 | Yes     | Yes     | Yes     | Yes     | Yes     | Yes      | Yes     | Yes     |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name |              | BIT DEFINITION     |   |
|------------|--------------|--------------------|---|
|            | LEDD Enable/ | Disable Control    |   |
| LEDD EN    | 0 (Default)  | Disable            |   |
|            | 1            | Enable             |   |
|            | DCDC4 Enabl  | e/ Disable Control |   |
| DCDC4EN    | 0            | Disable            |   |
|            | 1 (Default)  | Enable             |   |
|            | DCDC3 Enabl  | e/ Disable Control |   |
| DCDC3EN    | 0            | Disable            |   |
|            | 1 (Default)  | Enable             |   |
|            | DCDC2 Enabl  | e/ Disable Control |   |
| DCDC2EN    | 0            | Disable            | ] |
|            | 1 (Default)  | Enable             |   |
|            | DCDC1 Enabl  | e/ Disable Control |   |
| DCDC1EN    | 0            | Disable            |   |
|            | 1 (Default)  | Enable             |   |
| not used   | N/A          |                    |   |
|            | DCO2 Enable/ | Disable Control    |   |
| LDO2 EN    | 0            | Disable            |   |
|            | 1 (Default)  | Enable             |   |
|            | LDO1 Enable/ | Disable Control    |   |
| LDO1 EN    | 0            | Disable            | ] |
|            | 1 (Default)  | Enable             |   |

# 16.1.2 Status Register1: 0x01 (STATE1)

#### Table: 24: 0x01

| DATA BIT       | D7       | D6       | D5       | D4       | D3       | D2  | D1         | D0     |
|----------------|----------|----------|----------|----------|----------|-----|------------|--------|
| FIELD NAME     | not used | OFF | SW STANDBY | ACTIVE |
| R/W            | R        | R        | R        | R        | R        | R/W | R/W        | R/W    |
| Default        | 0        | 0        | 0        | 0        | 0        | 0   | 0          | 0      |
| Default clear  | Yes      | Yes      | Yes      | Yes      | Yes      | Yes | Yes        | Yes    |
| Default clear2 | Yes      | Yes      | Yes      | Yes      | Yes      | Yes | Yes        | Yes    |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name | BIT DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| not used   | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| OFF        | <ul> <li>OFF bit. A logic "1" enters the OFF state in the following conditions:</li> <li>. 1) VPOR &lt; VSYS &lt; VUVLO</li> <li>2) Set "1" by I<sup>2</sup>C</li> <li>OFF bit is automatically reset to 0 when it changes to other states.</li> </ul>                                                                                                                                                                                               |
| SW STANDBY | STANDBY bit. A logic "1" enters STANDBY state in the following conditions:<br>. 1) Set "1" by I <sup>2</sup> C<br>STANDBY bit is automatically reset to 0 when it changes to other states.                                                                                                                                                                                                                                                           |
| ACTIVE     | <ul> <li>ACTIVE bit. A logic "1" enters ACTIVE state in the following conditions:</li> <li>.1) DCIN(IC detect CDP/SDP) asserted from STANDBY state</li> <li>2) PB pushed down from STANDBY state (PB = "L")</li> <li>3) Set "1" by I<sup>2</sup>C</li> <li>4) PB pushed down from OFF state (PB = "L")</li> <li>5) DCIN(CDP/SDP) asserted from OFF state</li> <li>Active bit is automatically reset to 0 when it changes to other states.</li> </ul> |

## 16.1.3 Status Register2: 0x02 (STATE2)

#### Table: 25: 0x02

| DATA BIT       | D7     | D6       | D5     | D4  | D3     | D2         | D1         | D0         |
|----------------|--------|----------|--------|-----|--------|------------|------------|------------|
| FIELD NAME     | SFTRST | not used | DISCHG | CHG | CHG_EN | SDP_CHG_EN | CDP_CHG_EN | DCP_CHG_EN |
| R/W            | R/W    | R        | R      | R   | R/W    | R/W        | R/W        | R/W        |
| Default        | 0      | 0        | 0      | 0   | 1      | 1          | 0          | 1          |
| Default clear  | -      | -        | -      | -   | Yes    | Yes        | Yes        | Yes        |
| Default clear2 | -      | -        | -      | -   | Yes    | Yes        | Yes        | Yes        |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name | BIT DEFINITION                                                                            |                                                                       |  |  |  |  |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|            | Soft Reset Co                                                                             | mmand for charger block                                               |  |  |  |  |  |  |  |  |
| OFTROT     | 0 (Default)                                                                               | Disable                                                               |  |  |  |  |  |  |  |  |
| SFTRST     | 1                                                                                         | Enable                                                                |  |  |  |  |  |  |  |  |
|            | NOTE: Charger register is cleared and default value is reloaded. 0x02[D3:D0],0x09 to 0x0E |                                                                       |  |  |  |  |  |  |  |  |
| not used   | N/A                                                                                       |                                                                       |  |  |  |  |  |  |  |  |
|            | Discharge Cu                                                                              | rent Monitor from VBAT to VSYS                                        |  |  |  |  |  |  |  |  |
| DISCHG     | 0 (Default)                                                                               | No current from VBAT to VSYS                                          |  |  |  |  |  |  |  |  |
|            | 1                                                                                         | Flow current from VBAT to VSYS                                        |  |  |  |  |  |  |  |  |
|            | Charge Currer                                                                             | nt Monitor from DCIN to VBAT                                          |  |  |  |  |  |  |  |  |
| CHG        | 0 (Default)                                                                               | No current from DCIN to VBAT                                          |  |  |  |  |  |  |  |  |
|            | 1                                                                                         | Flow current from DCIN to VBAT                                        |  |  |  |  |  |  |  |  |
|            | Charger Enab                                                                              | le/Disable Control                                                    |  |  |  |  |  |  |  |  |
| CHG_EN     | 0                                                                                         | Disable                                                               |  |  |  |  |  |  |  |  |
|            | 1 (Default)                                                                               | Enable                                                                |  |  |  |  |  |  |  |  |
|            | SDP Charger Enable in STANDBY and OFF states when VBAT < VSYS_LOW[2:0] threshold.         |                                                                       |  |  |  |  |  |  |  |  |
| SDP_CHG_EN | 0                                                                                         | Disable                                                               |  |  |  |  |  |  |  |  |
|            | 1 (Default)                                                                               | Enable                                                                |  |  |  |  |  |  |  |  |
|            |                                                                                           |                                                                       |  |  |  |  |  |  |  |  |
|            | CDP Charger                                                                               | Enable in STANDBY and OFF states when VBAT < VSYS_LOW[2:0] threshold. |  |  |  |  |  |  |  |  |
| CDP_CHG_EN | 0 (Default)                                                                               | Disable                                                               |  |  |  |  |  |  |  |  |
|            | 1                                                                                         | Enable                                                                |  |  |  |  |  |  |  |  |
|            |                                                                                           |                                                                       |  |  |  |  |  |  |  |  |
|            | DCP Charger                                                                               | Enable in STANDBY and OFF states.                                     |  |  |  |  |  |  |  |  |
| DCP_CHG_EN | 0                                                                                         | Disable                                                               |  |  |  |  |  |  |  |  |
|            | 1 (Default)                                                                               | Enable                                                                |  |  |  |  |  |  |  |  |

### 16.1.4 LDO1 and LDO2 Control Register: 0x03(DEFLDO12)

Table: 26: 0x03

| DATA BIT       | D7       | D6         | D5  | D4  | D3       | D2         | D1  | D0  |
|----------------|----------|------------|-----|-----|----------|------------|-----|-----|
| FIELD NAME     | not used | VLDO2[2:0] |     |     | not used | VLDO1[2:0] |     |     |
| R/W            | R        | R/W        | R/W | R/W | R        | R/W        | R/W | R/W |
| Default        | 0        | 1          | 1   | 0   | 0        | 1          | 1   | 0   |
| Default clear  | Yes      | Yes        | Yes | Yes | Yes      | Yes        | Yes | Yes |
| Default clear2 | Yes      | Yes        | Yes | Yes | Yes      | Yes        | Yes | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name  |                               | BIT DEFINITIC | N |  |  |  |  |
|-------------|-------------------------------|---------------|---|--|--|--|--|
| not used    | N/A                           |               |   |  |  |  |  |
|             | LDO2 Output Voltage Selection |               |   |  |  |  |  |
|             |                               | LDO2 [V]      |   |  |  |  |  |
|             | 000                           | 1.50          |   |  |  |  |  |
|             | 001                           | 1.60          |   |  |  |  |  |
| VI DO2[2:0] | 010                           | 1.70          |   |  |  |  |  |
| 0_[0]       | 011                           | 1.80          |   |  |  |  |  |
|             | 100                           | 2.30          |   |  |  |  |  |
|             | 101                           | 2.50          |   |  |  |  |  |
|             | 110 (Default)                 | 2.80          |   |  |  |  |  |
|             | 111                           | N/A           |   |  |  |  |  |
|             | LDO1 Output Voltage Sele      | ction         |   |  |  |  |  |
|             |                               | LDO1 [V]      |   |  |  |  |  |
|             | 0000                          | 1.2           |   |  |  |  |  |
|             | 0001                          | 1.3           |   |  |  |  |  |
| VLDO1[2:0]  | 0010                          | 1.4           |   |  |  |  |  |
|             | 0011                          | 1.5           |   |  |  |  |  |
|             | 0100                          | 1.6           |   |  |  |  |  |
|             | 0101                          | 1.7           |   |  |  |  |  |
|             | 0110(Default)                 | 1.8           |   |  |  |  |  |
|             | 0111                          | 1.9           |   |  |  |  |  |
|             |                               |               |   |  |  |  |  |

### 16.1.5 DCDC1 and DCDC2 Control Register: 0x04 (DEFDCDC12)

Table: 27: 0x04

| DATA BIT       | D7       | D6          | D5  | D4  | D3          | D2  | D1  | D0  |
|----------------|----------|-------------|-----|-----|-------------|-----|-----|-----|
| FIELD NAME     | not used | VDCDC2[2:0] |     |     | VDCDC1[3:0] |     |     |     |
| R/W            | R        | R/W         | R/W | R/W | R/W         | R/W | R/W | R/W |
| Default        | 1        | 0           | 1   | 0   | 0           | 0   | 1   | 0   |
| Default clear  | Yes      | Yes         | Yes | Yes | Yes         | Yes | Yes | Yes |
| Default clear2 | Yes      | Yes         | Yes | Yes | Yes         | Yes | Yes | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name  |                         | BIT DEFINITIO | N |
|-------------|-------------------------|---------------|---|
| not used    | N/A                     |               |   |
|             | DCDC2 Output Voltage Se | election      |   |
|             |                         | DCDC2 [V]     |   |
|             | 000                     | 1.05          |   |
|             | 001                     | 1.20          |   |
|             | 010(Default)            | 1.35          |   |
| VDCDC2[2.0] | 011                     | 1.50          |   |
|             | 100                     | 1.65          |   |
|             | 101                     | 1.80          |   |
|             | 110                     | 1.95          |   |
|             | 111                     | N/A           |   |
|             | DCDC1 Output Voltage Se | election      |   |
|             |                         | DCDC1 [V]     |   |
|             | 0000                    | 0.90          |   |
|             | 0001                    | 0.95          |   |
|             | 0010(Default)           | 1.00          |   |
|             | 0011                    | 1.05          |   |
|             | 0100                    | 1.10          |   |
|             | 0101                    | 1.15          |   |
| VDCDC1[3:0] | 0110                    | 1.20          |   |
|             | 0111                    | 1.25          |   |
|             | 1000                    | 1.30          |   |
|             | 1001                    | 1.35          |   |
|             | 1010                    | 1.40          |   |
|             | 1011                    | N/A           |   |
|             | 1100                    | N/A           |   |
|             | 1101                    | N/A           |   |
|             | 1110                    | N/A           |   |
|             | 1111                    | N/A           |   |

#### 16.1.6 DCDC3 and DCDC4 Control Register: 0x05 (DEFDCDC34)

Table: 28: 0x05

| DATA BIT       | D7     | D6       | D5       | D4       | D3     | D2          | D1  | D0  |
|----------------|--------|----------|----------|----------|--------|-------------|-----|-----|
| FIELD NAME     | DC4_PS | not used | not used | not used | DC3_PS | VDCDC3[2:0] |     |     |
| R/W            | R/W    | R        | R        | R        | R/W    | R/W         | R/W | R/W |
| Default        | 0      | 0        | 0        | 0        | 1      | 1           | 1   | 0   |
| Default clear  | Yes    | -        | -        | -        | Yes    | Yes         | Yes | Yes |
| Default clear2 | Yes    | -        | -        | -        | Yes    | Yes         | Yes | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name  |                            | BIT DEFINITION     |                         |      |  |  |  |
|-------------|----------------------------|--------------------|-------------------------|------|--|--|--|
|             | Phase Select Bit for DCDC4 |                    |                         |      |  |  |  |
| DC4_PS      | 0 (Default)                | Phase 1 select (sa | ame phase with DCDC     | 1)   |  |  |  |
|             | 1                          | Phase 2 select (d  | ifferent phase with DCE | DC1) |  |  |  |
| not used    | N/A                        |                    |                         |      |  |  |  |
| not used    | N/A                        |                    |                         |      |  |  |  |
| not used    | N/A                        |                    |                         |      |  |  |  |
|             | Phase Select Bi            | t for DCDC3        |                         |      |  |  |  |
| DC3_PS      | 0                          | Phase 1 select (sa | ame phase with DCDC     | 1)   |  |  |  |
|             | 1 (Default)                | Phase 2 select (di | ifferent phase with DCE | DC1) |  |  |  |
|             | DCDC3 output v             | voltage control    |                         |      |  |  |  |
|             |                            |                    | DCDC3 [V]               |      |  |  |  |
|             | 000                        |                    | 2.70                    |      |  |  |  |
|             | 001                        |                    | 2.80                    |      |  |  |  |
|             | 010                        |                    | 2.90                    |      |  |  |  |
| VDCDC3[2.0] | 011                        |                    | 3.00                    |      |  |  |  |
|             | 100                        |                    | 3.10                    |      |  |  |  |
|             | 101                        | 101                |                         |      |  |  |  |
|             | 110 (Default)              |                    | 3.30                    |      |  |  |  |
|             | 111                        |                    | 3.40                    | ]    |  |  |  |

### 16.1.7 Delay Time Setting Register: 0x06 (SEQDLY1)

Table: 29: 0x06

| DATA BIT       | D7       | D6       | D5  | D4  | D3  | D2  | D1    | D0  |
|----------------|----------|----------|-----|-----|-----|-----|-------|-----|
| FIELD NAME     | not used | not used | DL  | Y 3 | DL  | Y 2 | DLY 1 |     |
| R/W            | R        | R        | R/W | R/W | R/W | R/W | R/W   | R/W |
| Default        | 0        | 0        | 0   | 0   | 0   | 1   | 0     | 0   |
| Default clear  | -        | -        | Yes | Yes | Yes | Yes | Yes   | Yes |
| Default clear2 | -        | -        | Yes | Yes | Yes | Yes | Yes   | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name |                                      | BIT DEFINITION                     |  |  |  |  |  |  |
|------------|--------------------------------------|------------------------------------|--|--|--|--|--|--|
| not used   | N/A                                  |                                    |  |  |  |  |  |  |
|            | DCDC4 Turn-ON                        | Delay Setting                      |  |  |  |  |  |  |
| DLY 3      |                                      | Delay time                         |  |  |  |  |  |  |
|            | 00 (Default)                         | 1 ms                               |  |  |  |  |  |  |
|            | 01                                   | 2 ms                               |  |  |  |  |  |  |
|            | 10                                   | 4 ms                               |  |  |  |  |  |  |
|            | 11                                   | 8 ms                               |  |  |  |  |  |  |
| DLY 2      | DCDC2 Turn-ON I<br>00<br>01(Default) | Delay Setting Delay time 1 ms 2 ms |  |  |  |  |  |  |
|            | 10                                   | 4 ms                               |  |  |  |  |  |  |
|            | 11                                   | 8 ms                               |  |  |  |  |  |  |
|            | Ext Enable Turn-C                    | DN Delay Setting                   |  |  |  |  |  |  |
|            |                                      | Delay time                         |  |  |  |  |  |  |
| DLY 1      | 00 (Default)                         | 1 ms                               |  |  |  |  |  |  |
|            | 01                                   | 2 ms                               |  |  |  |  |  |  |
|            | 10                                   | 4 ms                               |  |  |  |  |  |  |
|            | 11                                   | 8 ms                               |  |  |  |  |  |  |

### 16.1.8 Output Delay Setting Register: 0x07 (SEQDLY2)

Table: 30: 0x07

| DATA BIT       | D7      | D6        | D5       | D4       | D3       | D2     | D1     | D0     |
|----------------|---------|-----------|----------|----------|----------|--------|--------|--------|
| FIELD NAME     | SEQTYPE | PWROFFSEQ | not used | not used | not used | DLY3EN | DLY2EN | DLY1EN |
| R/W            | R/W     | R/W       | R        | R        | R        | R/W    | R/W    | R/W    |
| Default        | 0       | 0         | 0        | 0        | 0        | 1      | 1      | 0      |
| Default clear  | Yes     | Yes       | -        | -        | -        | Yes    | Yes    | Yes    |
| Default clear2 | Yes     | Yes       | -        | -        | -        | Yes    | Yes    | Yes    |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name |                                                | BIT DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| SEQTYPE    | DCDCn and LD<br>0 P<br>(Default) P<br>1 P<br>P | OCDCn and LDOn power up/turn off sequence setting bit         0       Power up: DCDC1 -> EXT_EN -> DCDC2 -> DCDC4-> LDO2, DCDC3 -> LDO1         Power down: LDO1 -> DCDC3 , LDO2 -> DCDC4 -> DCDC2 -> EXT_EN -> DCDC1         1       Power up: DCDC1 -> DCDC2 -> EXT_EN -> DCDC4-> LDO2, DCDC3 -> LDO1         Power up: DCDC1 -> DCDC2 -> EXT_EN -> DCDC4-> LDO2, DCDC3 -> LDO1         Power up: DCDC1 -> DCDC2 -> EXT_EN -> DCDC4-> LDO2, DCDC3 -> LDO1         Power down: LDO1 -> DCDC3 , LDO2 -> DCDC4 -> EXT_EN -> DCDC2 -> DCDC1 |  |  |  |  |  |  |  |
| PWROFFSEQ  | Turn off sequer 0 (Default) 1                  | Each turn off delay time is set by and 0x06 0x07[4:0].<br>(Same as power on sequence delay time)<br>(DCDC1 to 4 and LDO1,2 shutdown at same time                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| not used   | N/A                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| not used   | N/A                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| not used   | N/A                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| DLY3EN     | DCDC4 Delay T<br>0<br>1 (Default)              | Fime Disable Bit (without 80% monitor)         DLY3 delay time is disable         DLY3 delay time is enable                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| DLY2EN     | DCDC2 Delay T<br>0<br>1 (Default)              | Time Disable Bit (without 80% monitor) DLY2 delay time is disable. DLY2 delay time is enable                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| DLY1EN     | EXT_EN Delay 0 (Default) 1                     | Time Disable Bit (without 80% monitor) DLY1 delay time is disable. DLY1 delay time is enable                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |

### 16.1.9 LED Driver Dimming Control Register: 0x08 (LEDDIM)

Table: 31: 0x08

| DATA BIT       | D7      | D6       | D5          | D4  | D3  | D2  | D1  | D0  |
|----------------|---------|----------|-------------|-----|-----|-----|-----|-----|
| FIELD NAME     | LEDD_PS | not used | LEDDIM[5:0] |     |     |     |     |     |
| R/W            | R/W     | R        | R/W         | R/W | R/W | R/W | R/W | R/W |
| Default        | 1       | 0        | 0           | 0   | 1   | 1   | 0   | 1   |
| Default clear  | Yes     | -        | Yes         | Yes | Yes | Yes | Yes | Yes |
| Default clear2 | Yes     | -        | Yes         | Yes | Yes | Yes | Yes | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name  |                                                         |                                 | BIT DEFINITION |                 |  |  |  |  |  |
|-------------|---------------------------------------------------------|---------------------------------|----------------|-----------------|--|--|--|--|--|
|             | Phase Select Bit for                                    | Phase Select Bit for LED Driver |                |                 |  |  |  |  |  |
| LEDD PS     | 0 Phase 1 select (same phase with DCDC1)                |                                 |                |                 |  |  |  |  |  |
|             | 1 (Default) Phase 2 select (different phase with DCDC1) |                                 |                |                 |  |  |  |  |  |
|             |                                                         |                                 |                |                 |  |  |  |  |  |
| not used    | N/A                                                     |                                 |                |                 |  |  |  |  |  |
| not used    | N/A                                                     |                                 |                |                 |  |  |  |  |  |
|             | 6-Bit PWM Dimmin                                        | g Control                       |                | LED Current [%] |  |  |  |  |  |
|             | 00 0000                                                 | 0.0                             | 01 0001        | 53.1            |  |  |  |  |  |
|             | 00 0001                                                 | 3.1                             | 01 0010        | 56.3            |  |  |  |  |  |
|             | 00 0010                                                 | 6.3                             | 01 0011        | 59.4            |  |  |  |  |  |
|             | 00 0011                                                 | 9.4                             | 01 0100        | 62.5            |  |  |  |  |  |
|             | 00 0100                                                 | 12.5                            | 01 0101        | 65.6            |  |  |  |  |  |
|             | 00 0101                                                 | 15.6                            | 01 0110        | 68.8            |  |  |  |  |  |
|             | 00 0110                                                 | 18.8                            | 01 0111        | 71.9            |  |  |  |  |  |
| LEDDIM[5:0] | 00 0111                                                 | 21.9                            | 01 1000        | 75.0            |  |  |  |  |  |
|             | 00 1000                                                 | 25.0                            | 01 1001        | 78.1            |  |  |  |  |  |
|             | 00 1001                                                 | 28.1                            | 01 1010        | 81.3            |  |  |  |  |  |
|             | 00 1010                                                 | 31.3                            | 01 1011        | 84.4            |  |  |  |  |  |
|             | 00 1011                                                 | 34.4                            | 01 1100        | 87.5            |  |  |  |  |  |
|             | 00 1100                                                 | 37.5                            | 01 1101        | 90.6            |  |  |  |  |  |
|             | 00 1101(Default)                                        | 40.6                            | 01 1110        | 93.8            |  |  |  |  |  |
|             | 00 1110                                                 | 43.8                            | 01 1111        | 96.9            |  |  |  |  |  |
|             | 00 1111                                                 | 46.9                            | 1X XXXX        | 100             |  |  |  |  |  |
|             | 01 0000                                                 | 50.0                            |                |                 |  |  |  |  |  |
|             |                                                         |                                 |                |                 |  |  |  |  |  |

### 16.1.10 Charger Configuration Register1: 0x09 (CHGCNF1)

Table: 32: 0x09

| DATA BIT       | D7       | D6       | D5       | D4  | D3         | D2  | D1  | D0        |  |  |
|----------------|----------|----------|----------|-----|------------|-----|-----|-----------|--|--|
| FIELD NAME     | not used | not used | not used |     | CCVTH[2:0] |     |     | FLTV[1:0] |  |  |
| R/W            | R        | R        | R        | R/W | R/W        | R/W | R/W | R/W       |  |  |
| Default        | 1        | 0        | 0        | 1   | 0          | 0   | 1   | 0         |  |  |
| Default clear  | -        | -        | -        | Yes | Yes        | Yes | Yes | Yes       |  |  |
| Default clear2 | -        | -        | -        | Yes | Yes        | Yes | Yes | Yes       |  |  |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name |                                                 | BIT DEFINITION                                                                                                                                                           |  |  |  |  |  |
|------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| not used   | N/A                                             | N/A                                                                                                                                                                      |  |  |  |  |  |
| not used   | N/A                                             | N/A                                                                                                                                                                      |  |  |  |  |  |
| not used   | N/A                                             | N/A                                                                                                                                                                      |  |  |  |  |  |
| CCVTH[2:0] | Voltage Threshol<br>000<br>001<br>010<br>011    | Image: Voltage Threshold from Pre-charge to Fast Charge.           000         2.5 V           001         2.6 V           010         2.7 V           011         2.8 V |  |  |  |  |  |
| FLTV[1:0]  | Float Voltage<br>00<br>01<br>10 (Default)<br>11 | 4.10 V<br>4.15 V<br>4.20 V<br>4.25 V                                                                                                                                     |  |  |  |  |  |

### 16.1.11 Charger Configuration Register2: 0x0A (CHGCNF2)

Table: 33: 0x0A

| DATA BIT       | D7                  | D6  | D5       | D4  | D3  | D2  | D1       | D0  |
|----------------|---------------------|-----|----------|-----|-----|-----|----------|-----|
| FIELD NAME     | FIELD NAME PCI[1:0] |     | CCI[3:0] |     |     |     | CEI[1:0] |     |
| R/W            | R/W                 | R/W | R/W      | R/W | R/W | R/W | R/W      | R/W |
| Default        | 1                   | 1   | 0        | 0   | 0   | 0   | 1        | 0   |
| Default clear  | Yes                 | Yes | Yes      | Yes | Yes | Yes | Yes      | Yes |
| Default clear2 | Yes                 | Yes | Yes      | Yes | Yes | Yes | Yes      | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name | BIT DEFINITION                         |                                   |                |                 |                              |          |
|------------|----------------------------------------|-----------------------------------|----------------|-----------------|------------------------------|----------|
|            | Pre-charge Curren                      | t and Trickle charge              | current        |                 |                              |          |
|            |                                        | Pre-charge                        | Trickle char   | ge              |                              |          |
| DOI[1-0]   | 00                                     | 75 mA                             | 37 mA          |                 |                              |          |
| PCI[1:0]   | 01                                     | 100 mA                            | 50 mA          |                 |                              |          |
|            | 10                                     | 250 mA                            | 125 mA         |                 |                              |          |
|            | 11(Default)                            | 400 mA                            | 200 mA         |                 |                              |          |
|            | Current of Fast Ch<br>0000 (Default)   | arge<br>No change, use            | 10             | 001             | 1,200 mA                     |          |
|            | 0001                                   | Auto Detect CC<br>400 mA          | 10             | 010             | 1.300 mA                     |          |
|            | 0010                                   | 500 mA                            | 1(             | 011             | 1,400 mA                     |          |
| CCI[3:0]   | 0011                                   | 600 mA                            | 11             | 100             | 1,500 mA                     |          |
| 001[3.0]   | 0100                                   | 700 mA                            |                |                 |                              |          |
|            | 0101                                   | 800 mA                            |                |                 |                              |          |
|            | 0110                                   | 900 mA                            |                |                 |                              |          |
|            | 0111                                   | 1,000 mA                          |                |                 |                              |          |
|            | 1000                                   | 1,100 mA                          |                |                 |                              |          |
|            | Charge Completio<br>Charging is judged | n Current.<br>I as completed wher | n charging cur | rrent decreases | to the value set by CEI[1:0] | or less. |
|            | 00                                     | 50 mA                             |                |                 |                              |          |
| CEI[1:0]   | 01                                     | 75 mA                             |                |                 |                              |          |
|            | 10 (Default)                           | 100 mA                            |                |                 |                              |          |
|            | 11                                     | 200 mA                            |                |                 |                              |          |

### 16.1.12 Charger Configuration Register3: 0x0B (CHGCNF3)

Table: 34: 0x0B

| DATA BIT       | D7       | D6     | D5     | D4     | D3     | D2   | D1      | D0  |
|----------------|----------|--------|--------|--------|--------|------|---------|-----|
| FIELD NAME     | ATRCHGTH | ATRCHG | ATLMTT | H[1:0] | ATILMT | OVTH | IL[1:0] | СТ  |
| R/W            | R/W      | R/W    | R/W    | R/W    | R/W    | R/W  | R/W     | R/W |
| Default        | 0        | 1      | 0      | 1      | 1      | 1    | 0       | 0   |
| Default clear  | Yes      | Yes    | Yes    | Yes    | Yes    | Yes  | Yes     | Yes |
| Default clear2 | Yes      | Yes    | Yes    | Yes    | Yes    | Yes  | Yes     | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name   | BIT DEFINITION                                                                                                                                                                                                                                                                                               |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ATRCHGTH     | Threshold for Automatic Re-Charge. If battery voltage is down below "Float voltage - ATRCHGTH", IC restart the charge function.         0 (Default)       150 mV         1       300 mV                                                                                                                      |
| ATRCHG       | Auto Re-Charge function setting0Disable1 (Default)Enable                                                                                                                                                                                                                                                     |
| ATLMTTH[1:0] | Threshold Voltage of Automatic Input Current Limit         If DCIN voltage is down, DCIN input current sets the limit as 100 mA.         00       3.75 V         01 (Default)       4.00 V         10       4.25 V         11       4.50 V                                                                   |
| ATILMT       | Limit of Automatic Input Current , ON /OFF control of ATLMTTH function         0       Disable         1 (Default)       Enable         Limit of input current is set the limit as 100mA when DCIN falls to the level set by ATLMTTH<1:0>. When interrupt is cleared, it is set to the previous limit level. |
| OVTHL[1:0]   | Voltage threshold in over charge If battery voltage is over "Float voltage + OVTHL", IC outputs the interrupt.         00       200 mV         01       150 mV         10 (Default)       100 mV         11       50 mV                                                                                      |
| СТ           | Charge Termination setting. If set to "1", IC continues to charge even after reaching the battery charge current to CEI setting current.         0 (Default)       Permitting termination of charging cycle.         1       Not permitting termination of charging cycle.                                   |

### 16.1.13 Charger Configuration Register4: 0x0C (CHGCNF4)

Table: 35: 0x0C

| DATA BIT       | D7       | D6       | D5       | D4   | D3     | D2       | D1      | D0     |
|----------------|----------|----------|----------|------|--------|----------|---------|--------|
| FIELD NAME     | not used | CHGTMCLR | PRCHGTMS | CGTM | S[1:0] | PCGTM_EN | CGTM_EN | TCSTON |
| R/W            | R        | R/W      | R/W      | R/W  | R/W    | R/W      | R/W     | R/W    |
| Default        | 0        | 0        | 1        | 1    | 1      | 1        | 1       | 0      |
| Default clear  | Yes      | Yes      | Yes      | Yes  | Yes    | Yes      | Yes     | Yes    |
| Default clear2 | Yes      | Yes      | Yes      | Yes  | Yes    | Yes      | Yes     | Yes    |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name |                  | BIT DEFINITION                                                                                                                                        |
|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| not used   | N/A              |                                                                                                                                                       |
|            | Clear of Pre-cha | rge Safety Timer and Charge Safety Timer                                                                                                              |
|            | 0 (Default)      | Normal operation of timer                                                                                                                             |
| CHGIMCLR   | 1                | Both Pre-charge timer and Charge timer are cleared.<br>(Pulse command) In this time, status information of<br>Pre-charge and charge timer is cleared. |
|            | Pre-charge Safe  | ty Timer                                                                                                                                              |
| PRCHGTMS   | 0 (Default)      | 30 min                                                                                                                                                |
|            | 1                | 60 min                                                                                                                                                |
|            | Charge Safety T  |                                                                                                                                                       |
|            | 00               | 240 min                                                                                                                                               |
| CGTMS[1:0] | 01               | 300 min                                                                                                                                               |
|            | 10               | 360 min                                                                                                                                               |
|            | 11 (Default)     | 480 min                                                                                                                                               |
|            | Pre-charge Safe  | ty Timer Enable                                                                                                                                       |
| PCGTM_EN   | 0                | Pre-charge safety timer: Invalid                                                                                                                      |
|            | 1 (Default)      | Pre-charge safety timer: Valid                                                                                                                        |
|            | Charge Safety T  | imer Enable                                                                                                                                           |
| CGTM_EN    | 0                | Charge safety timer: Invalid                                                                                                                          |
|            | 1 (Default)      | Charge safety timer: Valid                                                                                                                            |
|            | Trickle Charge S | afety Timer                                                                                                                                           |
| TCSTON     | 0 (Default)      | Pre-charge safety timer and charge safety timer do not operate in trickle charging.                                                                   |
|            | 1                | Pre-charge safety timer and charge safety timer operate in trickle charging.                                                                          |

### 16.1.14 Charger Configuration Register5: 0x0D (CHGCNF5)

Table: 36: 0x0D

| DATA BIT               | D7  | D6          | D5  | D4           | D3  | D2  | D1  | D0  |
|------------------------|-----|-------------|-----|--------------|-----|-----|-----|-----|
| FIELD NAME DCP Auto CC |     | CDP Auto CC |     | USBILMT[3:0] |     |     |     |     |
| R/W                    | R/W | R/W         | R/W | R/W          | R/W | R/W | R/W | R/W |
| Default                | 1   | 1           | 1   | 0            | 0   | 0   | 0   | 0   |
| Default clear          | -   | -           | -   | -            | Yes | Yes | Yes | Yes |
| Default clear2         | -   | -           | -   | -            | -   | -   | -   | -   |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name       | BIT DEFINITION          |                                                                |                                                            |   |  |  |  |
|------------------|-------------------------|----------------------------------------------------------------|------------------------------------------------------------|---|--|--|--|
|                  | DCP Auto Charge Current |                                                                |                                                            |   |  |  |  |
| DCP Auto CC[1:0] | 00                      | 750 mA                                                         |                                                            |   |  |  |  |
|                  | 01                      | 1000 mA                                                        |                                                            |   |  |  |  |
|                  | 10                      | 1250 mA                                                        |                                                            |   |  |  |  |
|                  | 11 (Default)            | 1500 mA                                                        |                                                            |   |  |  |  |
|                  | CDP Auto Char           | ge Current                                                     | _                                                          |   |  |  |  |
|                  | 00                      | 500 mA                                                         |                                                            |   |  |  |  |
| CDP Auto CC[1:0] | 01                      | 750 mA                                                         |                                                            |   |  |  |  |
|                  | 10 (Default)            | 1000 mA                                                        |                                                            |   |  |  |  |
|                  | 11                      | 1500 mA                                                        |                                                            |   |  |  |  |
|                  | 0000 (Default)          | Normal<br>DCP or Other: 1500 mA<br>CDP: 1000 mA<br>SDP: 500 mA | DPPM<br>DCP or Other: 500 mA<br>CDP: 500 mA<br>SDP: 500 mA | - |  |  |  |
|                  | 0001                    |                                                                | 100 IIIA                                                   | 4 |  |  |  |
|                  | 0010                    | 300 mA                                                         | 100 mA                                                     | - |  |  |  |
| USBILMT[3:0]     | 0011                    | 400 mA                                                         | 100 mA                                                     | - |  |  |  |
|                  | 0100                    | 500 mA                                                         | 500 mA                                                     |   |  |  |  |
|                  | 0101                    | 700 mA                                                         | 500 mA                                                     |   |  |  |  |
|                  | 0110                    | 1,000 mA                                                       | 500 mA                                                     |   |  |  |  |
|                  | 0111                    | 1,200 mA                                                       | 500 mA                                                     |   |  |  |  |
|                  | 1000                    | 1,400 mA                                                       | 500 mA                                                     | ] |  |  |  |
|                  | 1001                    | 1,500 mA                                                       | 500 mA                                                     |   |  |  |  |
|                  |                         |                                                                |                                                            |   |  |  |  |

### 16.1.15 Charger Configuration Register6: 0x0E (CHGCNF6)

Table: 37: 0x0E

| DATA BIT       | D7       | D6       | D5       | D4     | D3       | D2    | D1      | D0    |
|----------------|----------|----------|----------|--------|----------|-------|---------|-------|
| FIELD NAME     | not used | not used | not used | DISBAT | COLDTEMP | HOTTE | MP[1:0] | RTYPE |
| R/W            | R        | R        | R        | R/W    | R/W      | R/W   | R/W     | R/W   |
| Default        | 0        | 0        | 0        | 0      | 0        | 0     | 1       | 0     |
| Default clear  | -        | Yes      | Yes      | Yes    | Yes      | Yes   | Yes     | Yes   |
| Default clear2 | -        | Yes      | Yes      | Yes    | Yes      | Yes   | Yes     | Yes   |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name   |                                                  | BIT DEFINITION                                |  |  |  |  |  |
|--------------|--------------------------------------------------|-----------------------------------------------|--|--|--|--|--|
| not used     | N/A                                              | V/A                                           |  |  |  |  |  |
| not used     | N/A                                              |                                               |  |  |  |  |  |
| not used     | N/A                                              |                                               |  |  |  |  |  |
| DISBAT       | Battery auto dis<br>0(Default)<br>1              | charge enable/disable<br>Disable<br>Enable    |  |  |  |  |  |
| COLDTEMP     | Stop charge cur<br>0 (Default)<br>1              | rrent in cold temperature<br>0 °C<br>10°C     |  |  |  |  |  |
| HOTTEMP[1:0] | Stop charge cur<br>00<br>01(Default)<br>10<br>11 | 45°C       60°C       50°C       N/A          |  |  |  |  |  |
| RTYPE        | Using thermisto<br>0 (Default)<br>1              | r type<br>10 kΩ, ß = 3435<br>100 kΩ, ß = 4100 |  |  |  |  |  |

### 16.1.16 State Configuration Register: 0x0F (STATE\_CONF)

Table: 38: 0x0F

| DATA BIT       | D7            | D6  | D5  | D4       | D3         | D2  | D1         | D0  |
|----------------|---------------|-----|-----|----------|------------|-----|------------|-----|
| FIELD NAME     | VSYS_LOW[2:0] |     |     | Not used | VUVLO[1:0] |     | PGDLY[1:0] |     |
| R/W            | R/W           | R/W | R/W | R        | R/W        | R/W | R/W        | R/W |
| Default        | 0             | 1   | 1   | 0        | 1          | 0   | 1          | 0   |
| Default clear  | Yes           | Yes | Yes | Yes      | Yes        | Yes | Yes        | Yes |
| Default clear2 | Yes           | Yes | Yes | Yes      | Yes        | Yes | Yes        | Yes |

Default clear : Register set to default in DELAY1 to 3 and OFF

Default clear2 : Register set to default in HW STANDBY and ACTIVE

| Field name     |                                                                      | BIT DEFINITION |     |        |   |  |  |
|----------------|----------------------------------------------------------------------|----------------|-----|--------|---|--|--|
|                | <br>                                                                 |                |     |        |   |  |  |
|                | 000                                                                  | 2.90 V         | 100 | 3.45 V |   |  |  |
| VSVS 1 0W[2:0] | 001                                                                  | 3.00 V         | 101 | 3.55 V |   |  |  |
| V315_LOW[2.0]  | 010                                                                  | 3.15 V         | 110 | 3.65 V |   |  |  |
|                | 011 (Default)                                                        | 3.30 V         | 111 | 3.75 V |   |  |  |
|                |                                                                      | ·              |     |        | _ |  |  |
| not used       | N/A                                                                  | N/A            |     |        |   |  |  |
|                | 00                                                                   | 00 2.60 V      |     |        |   |  |  |
|                | 01                                                                   | 2.90 V         |     |        |   |  |  |
| VUVLO[1:0]     | 10 (Default)                                                         | 3.10 V         |     |        |   |  |  |
| _              | 11                                                                   | 3.35 V         |     |        |   |  |  |
|                | Notes: VUVLO voltage should set lower voltage than VSYS_LOW voltage. |                |     |        |   |  |  |
|                | Power-good Del                                                       | ay             |     |        |   |  |  |
|                | 00                                                                   | 20 ms          |     |        |   |  |  |
| PGDLY[1:0]     | 01                                                                   | 100 ms         |     |        |   |  |  |
|                | 10 (Default)                                                         | 200 ms         |     |        |   |  |  |
|                | 11                                                                   | 400 ms         |     |        |   |  |  |

56

#### 16.1.17 Interrupt MASK Setting Register1: 0x10 (INTMASK)

Table: 39: 0x10

| DATA BIT       | D7         | D6         | D5          | D4           | D3                 | D2       | D1          | D0            |
|----------------|------------|------------|-------------|--------------|--------------------|----------|-------------|---------------|
| FIELD NAME     | INTATIL_MK | INTRCHG_MK | INTCHGER_MK | INTCHGCMP_MK | INTSYSFA<br>ULT_MK | INTPB_MK | INTUSBAC_MK | INTPWFAULT_MK |
| R/W            | R/W        | R/W        | R/W         | R/W          | R/W                | R/W      | R/W         | R/W           |
| Default        | 0          | 0          | 0           | 0            | 0                  | 0        | 0           | 0             |
| Default clear  | Yes        | Yes        | Yes         | Yes          | Yes                | Yes      | Yes         | Yes           |
| Default clear2 | Yes        | Yes        | Yes         | Yes          | Yes                | Yes      | Yes         | Yes           |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name       | BIT DEFINITION                                                                                                                |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                  | Limit of Automatic Input Current interrupt Mask                                                                               |  |  |  |  |  |  |
|                  | 0 (Default) interrupt is issued when status changes (DCIN voltage falls below the threshold)                                  |  |  |  |  |  |  |
| INTATIL_MK       | 1         No interrupt is issued when status changes(DCIN voltage falls below the threshold)                                  |  |  |  |  |  |  |
|                  | NOTE: If no interrupt is issued when status changes, set ATILMT( 0x0B[D3]) register to "0".                                   |  |  |  |  |  |  |
|                  | Re-charge Status Change Interrupt Mask                                                                                        |  |  |  |  |  |  |
|                  | 0 (Default) Interrupt is issued when charge status change by "Vbat < Vfloat –<br>150/300 mV" after charge completion          |  |  |  |  |  |  |
| INTRCHG_MK       | No interrupt is issued when charge status change by "Vbat < Vfloat –           1         150/200 m)/" offer charge completion |  |  |  |  |  |  |
|                  | NOTE: If no interrupt is issued when charge status changes, set ATRCHG( 0x0B [D6]) register to "0".                           |  |  |  |  |  |  |
|                  | Charge Status Change Interrupt Mask                                                                                           |  |  |  |  |  |  |
|                  | 0 (Default) interrupt is issued when charger detects error in status                                                          |  |  |  |  |  |  |
| INTCHGER_MK      | 1 No interrupt is issued even when charger detects the error in status                                                        |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS register 0x22.                                                                |  |  |  |  |  |  |
|                  | Charge Completion Status Change Interrupt Mask                                                                                |  |  |  |  |  |  |
|                  | 0 (Default) interrupt is issued when charger detects the charge completion                                                    |  |  |  |  |  |  |
|                  | 1 No interrupt is issued when Charger detects the completion in status                                                        |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS register 0x23.                                                                |  |  |  |  |  |  |
|                  | System Status Change Interrupt Mask                                                                                           |  |  |  |  |  |  |
| INITOVOEALILT MK | 0 (Default) interrupt is issued when System status error change                                                               |  |  |  |  |  |  |
|                  | 1 no interrupt is issued when System status error change                                                                      |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS register 0x24.                                                                |  |  |  |  |  |  |
|                  | Pushbutton Status Change Interrupt Mask                                                                                       |  |  |  |  |  |  |
| INTPR MK         | 0 (Default) interrupt is issued when PB status changes                                                                        |  |  |  |  |  |  |
|                  | 1 no interrupt is issued even when PB status changes                                                                          |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS register 0x21[D0].                                                            |  |  |  |  |  |  |
|                  | USB Detection Interrupt Mask                                                                                                  |  |  |  |  |  |  |
| INTUSBAC MK      | 0 (Default) interrupt is issued when DCIN is detect or removed                                                                |  |  |  |  |  |  |
|                  | 1 no interrupt is issued when DCIN input is detect or removed                                                                 |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS register 0x21[D5, D2,D1].                                                     |  |  |  |  |  |  |
|                  | DCDCn and LDOn and LEDD Status Change Interrupt Mask                                                                          |  |  |  |  |  |  |
| INTPW/FALLT MK   | 0 (Default) interrupt is issued when DCDCn and LDOn and LEDD status error change                                              |  |  |  |  |  |  |
|                  | 1 no interrupt is issued when DCDCn and LDOn and LEDD status error change                                                     |  |  |  |  |  |  |
|                  | NOTE: Status information is available in STATUS registers $0x25$ and $0x26$ .                                                 |  |  |  |  |  |  |

#### 16.1.18 System error Masking Setting Register: 0x11 (SYSERRMASK)

Table: 40: 0x11

| DATA BIT       | D7       | D6       | D5       | D4       | D3       | D2       | D1         | D0     |
|----------------|----------|----------|----------|----------|----------|----------|------------|--------|
| FIELD NAME     | not used | SYS_LOW_MK | TSD_MK |
| R/W            | R        | R        | R        | R        | R        | R        | R/W        | R/W    |
| Default        | 0        | 0        | 0        | 0        | 0        | 0        | 0          | 0      |
| Default clear  | -        | -        | -        | -        | -        | -        | Yes        | Yes    |
| Default clear2 | -        | -        | -        | -        | -        | -        | Yes        | Yes    |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name   | BIT DEFINITION                                                                                                                                                           |  |  |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                      |  |  |  |  |  |  |
| VSYS_LOW _MK | VSYS_LOW Masking Bit         0 (Default)       interrupt is issued when VSYS_LOW status changes         1       no interrupt is issued even when VSYS_LOW status changes |  |  |  |  |  |  |
| TSD_MK       | TSD Masking Bit         0 (Default)       interrupt is issued when TSD status changes         1       no interrupt is issued even when TSD status changes                |  |  |  |  |  |  |

#### 16.1.19 DCDCn and LDOn error Masking Setting Register: 0x12 (PWERRMASK)

Table: 41: 0x12

| DATA BIT       | D7       | D6         | D5         | D4         | D3         | D2       | D1          | D0          |
|----------------|----------|------------|------------|------------|------------|----------|-------------|-------------|
| FIELD NAME     | not used | DC4_OCL_MK | DC3_OCL_MK | DC2_OCL_MK | DC1_OCL_MK | not used | LDO2_OCL_MK | LDO1_OCL_MK |
| R/W            | R        | R/W        | R/W        | R/W        | R/W        | R        | R/W         | R/W         |
| Default        | 0        | 0          | 0          | 0          | 0          | 0        | 0           | 0           |
| Default clear  | -        | Yes        | Yes        | Yes        | Yes        | -        | Yes         | Yes         |
| Default clear2 | -        | Yes        | Yes        | Yes        | Yes        | -        | Yes         | Yes         |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name  | BIT DEFINITION                                                                                                                                                                        |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| not used    | N/A                                                                                                                                                                                   |
| DC4_OCL_MK  | DC4_OCL Masking Bit         0 (Default)       interrupt is issued when DCDC4_OCL error status changes         1       no interrupt is issued even when DCDC4_OCL error status changes |
| DC3_OCL_MK  | DC3_OCL Masking Bit         0 (Default)       interrupt is issued when DCDC3_OCL error status changes         1       no interrupt is issued even when DCDC3_OCL error status changes |
| DC2_OCL_MK  | DC2_OCL Masking Bit         0 (Default)       interrupt is issued when DCDC2_OCL error status changes         1       no interrupt is issued even when DCDC2_OCL error status changes |
| DC1_OCL_MK  | DC1_OCL Masking Bit         0 (Default)       interrupt is issued when DCDC1_OCL error status changes         1       no interrupt is issued even when DCDC1_OCL error status changes |
| not used    | N/A                                                                                                                                                                                   |
| LDO2_OCL_MK | LDO2_OCL Masking Bit         0 (Default)       interrupt is issued when LDO2_OCL error status changes         1       no interrupt is issued even when LDO2_OCL error status changes  |
| LDO1_OCL_MK | LDO1_OCL Masking Bit         0 (Default)       interrupt is issued when LDO1_OCL error status changes         1       no interrupt is issued even when LDO1_OCL error status changes  |

#### 16.1.20 LEDD error Masking Setting Register: 0x13 (LEDDERRMASK)

Table: 42: 0x13

| DATA BIT       | D7       | D6      | D5      | D4      | D3      | D2        | D1        | D0     |
|----------------|----------|---------|---------|---------|---------|-----------|-----------|--------|
| FIELD NAME     | not used | OSD2_MK | OSD1_MK | OOD2_MK | OOD1_MK | UULED2_MK | UULED1_MK | OVD_MK |
| R/W            | R        | R/W     | R/W     | R/W     | R/W     | R/W       | R/W       | R/W    |
| Default        | 0        | 0       | 0       | 0       | 0       | 1         | 1         | 0      |
| Default clear  | -        | Yes     | Yes     | Yes     | Yes     | Yes       | Yes       | Yes    |
| Default clear2 | -        | Yes     | Yes     | Yes     | Yes     | Yes       | Yes       | Yes    |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name | BIT DEFINITION                                                                                                                                                                                  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| not used   | N/A                                                                                                                                                                                             |
| OSD2_MK    | OSD2 Masking Bit         0 (Default)       interrupt is issued when LED2 OSD error status changes         1       no interrupt is issued even when LED2 OSD error status changes                |
| OSD1_MK    | OSD1 Masking Bit         0 (Default)       interrupt is issued when LED1 OSD error status changes         1       no interrupt is issued even when LED1 OSD error status changes                |
| OOD2_MK    | OOD2 Masking Bit         0 (Default)       interrupt is issued when LED2 OOD error status changes         1       no interrupt is issued even when LED2 OOD error status changes                |
| OOD1_MK    | OOD1 Masking Bit         0 (Default)       interrupt is issued when LED1 OOD error status changes         1       no interrupt is issued even when LED1 OOD error status changes                |
| UULED2_MK  | Un-used LED2 Masking Bit          0       interrupt is issued when LED2 un-used flag status changes         1(Default)       no interrupt is issued even when LED2 un-used flag status changes  |
| UULED1_MK  | Un-used LED1 Masking Bit          0       interrupt is issued when LED1 un-used flag status changes         1 (Default)       no interrupt is issued even when LED1 un-used flag status changes |
| OVD_MK     | OVD Masking Bit         0 (Default)       interrupt is issued when OVD error status changes         1       no interrupt is issued even when OVD error status changes                           |

### 16.1.21 Power-good Masking Setting Register: 0x14 (PGMASK)

Table: 43: 0x14

| DATA BIT       | D7       | D6       | D5       | D4       | D3       | D2       | D1        | D0        |
|----------------|----------|----------|----------|----------|----------|----------|-----------|-----------|
| FIELD NAME     | not used | DC4PG_MK | DC3PG_MK | DC2PG_MK | DC1PG_MK | not used | LDO2PG_MK | LDO1PG_MK |
| R/W            | R        | R/W      | R/W      | R/W      | R/W      | R        | R/W       | R/W       |
| Default        | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0         |
| Default clear  | -        | Yes      | Yes      | Yes      | Yes      | -        | Yes       | Yes       |
| Default clear2 | -        | Yes      | Yes      | Yes      | Yes      | -        | Yes       | Yes       |

Default clear : Register set to default in DELAY1 to 3 and OFF

| Field name | BIT DEFINITION                                                                                                                                                                                                 |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| not used   | N/A                                                                                                                                                                                                            |
| DC4PG_MK   | DCDC4 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if DCDC4_PG is low (DCDC4 does not power up)         1       DCDC4_PG status does not affect the status of the PGOOD output pin |
| DC3PG_MK   | DCDC3 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if DCDC3_PG is low (DCDC3 does not power up)         1       DCDC3_PG status does not affect the status of the PGOOD output pin |
| DC2PG_MK   | DCDC2 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if DCDC2_PG is low (DCDC2 does not power up)         1       DCDC2_PG status does not affect the status of the PGOOD output pin |
| DC1PG_MK   | DCDC1 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if DCDC1_PG is low (DCDC1 does not power up)         1       DCDC1_PG status does not affect the status of the PGOOD output pin |
| not used   | N/A                                                                                                                                                                                                            |
| LDO2PG_MK  | LDO2 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if LDO2_PG is low (LDO2 does not power up)         1       LDO2_PG status does not affect the status of the PGOOD output pin     |
| LDO1PG_MK  | LDO1 Power-good Masking Bit         0 (Default)       PGOOD pin is pulled low if LDO1_PG is low (LDO1 does not power up)         1       LDO1_PG status does not affect the status of the PGOOD output pin     |

#### 16.1.22 Password Protect Register: 0x15 (PASSWORD)

Table: 44: 0x15

| DATA BIT   | D7  | D6       | D5  | D4  | D3  | D2  | D1  | D0  |
|------------|-----|----------|-----|-----|-----|-----|-----|-----|
| FIELD NAME |     | PWD[7:0] |     |     |     |     |     |     |
| R/W        | R/W | R/W      | R/W | R/W | R/W | R/W | R/W | R/W |
| Default    | 0   | 0        | 0   | 0   | 0   | 0   | 0   | 0   |

| Field name | BIT DEFINITION                                                                                                                                                                                                          |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWD[7:0]   | PWD: Password to unlock the password protected registers<br>0xAB: Password protected registers are unlocked in the next write cycle<br>The others: No effect (Password protected registers are locked for write access) |

### 16.1.23 Interrupt Register: 0x20 (INT\_STAT)

#### Table: 45: 0x20

| DATA BIT   | D7      | D6      | D5       | D4        | D3          | D2    | D1       | D0         |
|------------|---------|---------|----------|-----------|-------------|-------|----------|------------|
| FIELD NAME | INTATIL | INTRCHG | INTCHGER | INTCHGCMP | INTSYSFAULT | INTPB | INTUSBAC | INTPWFAULT |
| R/W        | R       | R       | R        | R         | R           | R     | R        | R          |
| Default    | 0       | 0       | 0        | 0         | 0           | 0     | 0        | 0          |

| Field name  | BIT DEFINITION                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| INTATIL     | Limit of Automatic Input Current Interrupt         0 (Default)       no change in status         1       Status changes (DCIN voltage falls below the threshold set by I <sup>2</sup> C[ 0x0B (D5,D4)])         NOTE: To disable interrupt, set ATILMT( 0x0B[D3]) register to "0". |  |  |  |  |  |
| INTRCHG     | Re-Charge Status Change Interrupt         0 (Default)       Charge is completed or no change in charge status         1       Charge status changes by "Vbat < Vfloat – 150/300 mV" after charge completion                                                                        |  |  |  |  |  |
| INTCHGER    | Charge Status Change Interrupt         0 (Default)       No charger error in status         1       Charger status error change         NOTE: Status information is available in STATUS register 0x22.                                                                             |  |  |  |  |  |
| INTCHGCMP   | Charge Completion Status Change Interrupt         0 (Default)       No charge in charging status or not charging         1       Charge completion status changes when "Ichg < Iterm"                                                                                              |  |  |  |  |  |
| INTSYSFAULT | System Status Change Interrupt         0 (Default)       no change error in status         1       System status error change         NOTE: Status information is available in STATUS register 0x24.                                                                               |  |  |  |  |  |
| INTPB       | Pushbutton Status Change Interrupt         0 (Default)       No change in status         1       PB status change<br>(PB_IN changed high to low or low to high)         NOTE: Status information is available in STATUS register 0x21[D0].                                         |  |  |  |  |  |
| INTUSBAC    | USB Detection Interrupt         0 (Default)       no change in status         1       USB or AC power status detect<br>(power to DCIN pin has either been applied or removed)         NOTE: Status information is available in STATUS register       0x21[D5, D2,D1].              |  |  |  |  |  |
| INTPWFAULT  | DCDCn and LDOn and LEDD Status Change Interrupt         0 (Default)       no change in status         1       DCDCn or LDOn or LEDD status error change         NOTE: Status information is available in STATUS registers       0x25 and       0x26.                               |  |  |  |  |  |

These fields are cleared by SOC read access.

### 16.1.24 State Monitoring Register1: 0x21 (STAT1)

Table: 46: 0x21

| DATA BIT   | D7       | D6       | D5       | D4       | D3       | D2    | D1      | D0    |
|------------|----------|----------|----------|----------|----------|-------|---------|-------|
| FIELD NAME | not used | not used | ST_USBAC | ST_DTBSY | ST_PSDST | ST_ST | YP[1:0] | ST_PB |
| R/W        | R        | R        | R        | R        | R        | R     | R       | R     |
| Default    | 0        | 0        | 0        | 0        | 0        | 0     | 0       | 0     |

| Field name   | BIT DEFINITION                                                                                                                                                                                                            |  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| not used     | N/A                                                                                                                                                                                                                       |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                                                                       |  |  |  |  |  |
| ST_USBAC     | DCIN detection result.       0     Not detect DCIN       1     Detect DCIN                                                                                                                                                |  |  |  |  |  |
| ST_DTBSY     | Detection of Power Source       0     Not busy       1     Busy                                                                                                                                                           |  |  |  |  |  |
| ST_PSDST     | Detection of Power Source       0     Detecting or not detect DCIN       1     Finish (after judge)                                                                                                                       |  |  |  |  |  |
| ST_STYP[1:0] | USB detection result         00       No connection / No detection / Other         01       SDP (Standard Downstream Port)         10       CDP (Charging Downstream Port)         11       DCP (Dedicated Charging Port) |  |  |  |  |  |
| ST_PB        | Detection of Push Button       0     Released Button       1     Pushed button                                                                                                                                            |  |  |  |  |  |

\*Please refer to Figure: 26 Relation with Function timing chart detecting USB and 0x21 register

### 16.1.25 State Monitoring Register2: 0x22 (STAT2)

Table: 47: 0x22

| DATA BIT   | D7        | D6       | D5       | D4       | D3       | D2     | D1       | D0       |
|------------|-----------|----------|----------|----------|----------|--------|----------|----------|
| FIELD NAME | ST_DISBAT | ST_VBATN | ST_BATOV | ST_DCOVL | ST_DCUVL | ST_OVT | ST_BATHT | ST_BATLT |
| R/W        | R         | R        | R        | R        | R        | R      | R        | R        |
| Default    | 0         | 0        | 0        | 0        | 0        | 0      | 0        | 0        |

| Field name | BIT DEFINITION                                                                                                                                                                                                   |  |  |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ST_DISBAT  | 0         No Battery Discharge           1         Battery Discharge           Note: Interrupt shall only occur on transition from no discharge to discharge.                                                    |  |  |  |  |  |  |
| ST_VBATN   | Status: Initial value depends on DCIN input and battery voltage.       0     DCIN – 125 mV >= VBATT       1     DCIN – 125 mV < VBATT                                                                            |  |  |  |  |  |  |
| ST_BATOV   | Status: Initial value depends on battery voltage.         0       Battery OVLO not detect         1       Battery OVLO detect                                                                                    |  |  |  |  |  |  |
| ST_DCOVL   | Status: Initial value depends on DCIN voltage.         0       DCIN OVLO not detect         1       DCIN OVLO detect                                                                                             |  |  |  |  |  |  |
| ST_DCUVL   | Status: Initial value depends on DCIN voltage.         0       DCIN UVLO not detect         1       DCIN UVLO detect                                                                                             |  |  |  |  |  |  |
| ST_OVT     | O       Chip temperature is normal. Charger operates         1       IC detects high Chip temperature (Tovt). Charger stops to limit internal temperature                                                        |  |  |  |  |  |  |
| ST_BATHT   | O       High temperature of battery is not detected         1       High temperature of battery is detected.                                                                                                     |  |  |  |  |  |  |
| ST_BATLT   | Status: Initial value depends on battery temperature. Detect temperature is set by 0x0E[D0].         0       Low temperature of battery is not detected.         1       Low temperature of battery is detected. |  |  |  |  |  |  |

### 16.1.26 State Monitoring Register3: 0x23 (STAT3)

Table: 48: 0x23

| DATA BIT   | D7           | D6 | D5       | D4       | D3       | D2           | D1 | D0       |
|------------|--------------|----|----------|----------|----------|--------------|----|----------|
| FIELD NAME | ST_TMER[1:0] |    | ST_CGED1 | ST_CGED0 | ST_TRCHG | ST_CGMD[1:0] |    | not used |
| R/W        | R            | R  | R        | R        | R        | R            | R  | R        |
| Default    | 0            | 0  | 0        | 0        | 0        | 0            | 0  | 0        |

| Field name   | BIT DEFINITION                                                                                                                                                                          |  |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ST_TMER[1:0] | Safety Timer         00       Time out is not generated.         01       Pre-charge timer: pass.         10       Charging timer: pass.         11       Charge start is waited.       |  |  |  |  |  |
| ST_CGED1     | O       Not complete the Charge function         1       At least, one cycle starts and completes. And output interrupt. If DCIN is disconnected, this status is cleared.               |  |  |  |  |  |
| ST_CGED0     | O       Charge current does not reach the CEI current in Taper Charge mode         1       Charge current reaches the CEI current in Taper Charge mode                                  |  |  |  |  |  |
| ST_TRCHG     | O       No Trickle charge mode         1       Trickle charge mode (VBATT < 2.05 V)                                                                                                     |  |  |  |  |  |
| ST_CGMD[1:0] | O0       No charge         01       Pre-charge, Trickle charge         10       Fast Charge (Constant-Current Charge Mode)         11       Taper Charge (Constant-Voltage Charge Mode) |  |  |  |  |  |
| not used     | N/A                                                                                                                                                                                     |  |  |  |  |  |

#### 16.1.27 State Monitoring Register4: 0x24 (STAT4)

Table: 49: 0x24

| DATA BIT      | D7       | D6       | D5       | D4       | D3       | D2       | D1          | D0     |
|---------------|----------|----------|----------|----------|----------|----------|-------------|--------|
| FIELD<br>NAME | not used | ST_VSYS_LOW | ST_TSD |
| R/W           | R        | R        | R        | R        | R        | R        | R           | R      |
| Default       | 0        | 0        | 0        | 0        | 0        | 0        | 0           | 0      |

| Field name  | BIT DEFINITION                                                                             |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| not used    | N/A                                                                                        |  |  |  |  |  |
| not used    | N/A                                                                                        |  |  |  |  |  |
| not used    | N/A                                                                                        |  |  |  |  |  |
| not used    | N/A                                                                                        |  |  |  |  |  |
| not used    | N/A                                                                                        |  |  |  |  |  |
| not used    | N/A                                                                                        |  |  |  |  |  |
| ST_VSYS_LOW | SYS_LOW detection           0         VSYS > VSYS_LOW           1         VSYS =< VSYS_LOW |  |  |  |  |  |
| ST_TSD      | TSD error status check       0     IC chip temperature < TSD                               |  |  |  |  |  |

#### 16.1.28 State Monitoring Register5: 0x25 (STAT5)

#### Table: 50: 0x25

| DATA BIT      | D7       | D6        | D5        | D4        | D3        | D2       | D1         | D0          |
|---------------|----------|-----------|-----------|-----------|-----------|----------|------------|-------------|
| FIELD<br>NAME | not used | ST_OCLDC4 | ST_OCLDC3 | ST_OCLDC2 | ST_OCLDC1 | not used | ST_OCLLDO2 | ST_OCL LDO1 |
| R/W           | R        | R         | R         | R         | R         | R        | R          | R           |
| Default       | 0        | 0         | 0         | 0         | 0         | 0        | 0          | 0           |

| Field name  | BIT DEFINITION                                                                    |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| not used    | N/A                                                                               |  |  |  |  |  |
| ST_OCLDC4   | DCDC4 OCL detection       0     DCDC4 OCL not detect       1     DCDC4 OCL detect |  |  |  |  |  |
| ST_OCLDC3   | DCDC3 OCL detection       0     DCDC3 OCL not detect       1     DCDC3 OCL detect |  |  |  |  |  |
| ST_OCLDC2   | DCDC2 OCL detection       0     DCDC2 OCL not detect       1     DCDC2 OCL detect |  |  |  |  |  |
| ST_OCLDC1   | DCDC1 OCL detection       0     DCDC1 OCL not detect       1     DCDC1 OCL detect |  |  |  |  |  |
| not used    | N/A                                                                               |  |  |  |  |  |
| ST_OCL LDO2 | LDO2 OCL detection       0     LDO2 OCL not detect       1     LDO2 OCL detect    |  |  |  |  |  |
| ST_OCL LDO1 | LDO1 OCL detection       0     LDO1 OCL not detect       1     LDO1 OCL detect    |  |  |  |  |  |

### 16.1.29 State Monitoring Register6: 0x26 (STAT6)

#### Table: 51: 0x26

| DATA BIT      | D7       | D6      | D5      | D4      | D3      | D2        | D1        | D0     |
|---------------|----------|---------|---------|---------|---------|-----------|-----------|--------|
| FIELD<br>NAME | not used | ST_OSD2 | ST_OSD1 | ST_OOD2 | ST_OOD1 | ST_UULED2 | ST_UULED1 | ST_OVD |
| R/W           | R        | R       | R       | R       | R       | R         | R         | R      |
| Default       | 0        | 0       | 0       | 0       | 0       | 0         | 0         | 0      |

| Field name | BIT DEFINITION                                                                             |  |  |  |  |  |
|------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| not used   | N/A                                                                                        |  |  |  |  |  |
| ST_OSD2    | LED2 OSD detection       0     LED2 OSD not detect       1     LED2 OSD detect             |  |  |  |  |  |
| ST_OSD1    | LED1 OSD detection       0     LED1 OSD not detect       1     LED1 OSD detect             |  |  |  |  |  |
| ST_OOD2    | LED2 OOD detection       0     LED2 OOD not detect       1     LED2 OOD detect             |  |  |  |  |  |
| ST_OOD1    | LED1 OOD detection       0     LED1 OOD not detect       1     LED1 OOD detect             |  |  |  |  |  |
| ST_UULED2  | LED2 Un-used detection       0     LED2 Un-used not detect       1     LED2 Un-used detect |  |  |  |  |  |
| ST_UULED1  | LED1 Un-used detection       0     LED1 Un-used not detect       1     LED1 Un-used detect |  |  |  |  |  |
| ST_OVD     | LEDD OVD detection       0     FBLED < OVD detecting threshold                             |  |  |  |  |  |

### 16.1.30 PGOOD Monitoring Register: 0x27 (PGMON)

Table: 52: 0x27

| DATA BIT   | D7       | D6      | D5     | D4      | D3      | D2       | D1       | D0       |
|------------|----------|---------|--------|---------|---------|----------|----------|----------|
| FIELD NAME | not used | DC4 PGM | DC3PGM | DC2 PGM | DC1 PGM | not used | LDO2 PGM | LDO1 PGM |
| R/W        | R        | R       | R      | R       | R       | R        | R        | R        |
| Default    | 0        | 0       | 0      | 0       | 0       | 0        | 1        | 1        |

| Field name | BIT DEFINITION                                                                                                     |  |  |  |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| not used   | N/A                                                                                                                |  |  |  |  |  |  |
| DC4 PGM    | DCDC4 Power-good       0     DCDC4 is either disabled or not in regulation       1     DCDC4 is in regulation      |  |  |  |  |  |  |
| DC3PGM     | DCDC3 Power-good       0     DCDC3 is either disabled or not in regulation       1     DCDC3 is in regulation      |  |  |  |  |  |  |
| DC2 PGM    | DCDC2 Power-good       0     DCDC2 is either disabled or not in regulation       1     DCDC2 is in regulation      |  |  |  |  |  |  |
| DC1 PGM    | DCDC1 Power-good       0     DCDC1 is either disabled or not in regulation       1     DCDC1 is in regulation      |  |  |  |  |  |  |
| not used   | N/A                                                                                                                |  |  |  |  |  |  |
| LDO2 PGM   | LDO2 Power-good         0       LDO2 is either disabled or not in regulation         1       LDO2 is in regulation |  |  |  |  |  |  |
| LDO1 PGM   | LDO1 Power-good         0       LDO1 is either disabled or not in regulation         1       LDO1 is in regulation |  |  |  |  |  |  |

# 16.1.31 PRODUCT ID Register: 0x28 (PRODUCTID)

Table: 53: 0x28

| DATA BIT   | D7                | D6 | D5 | D4 | D3       | D2       | D1       | D0       |
|------------|-------------------|----|----|----|----------|----------|----------|----------|
| FIELD NAME | PRODUCT_CODE[3:0] |    |    |    | not used | not used | not used | not used |
| R/W        | R                 | R  | R  | R  | R        | R        | R        | R        |
| Default    | 0                 | 0  | 0  | 0  | -        | -        | -        | -        |

| Field name   | BIT DEFINITION                                                        |
|--------------|-----------------------------------------------------------------------|
| PRODUCT_CODE | Product code       0000     TC7734FTG       other     N/A(future use) |
| not used     | N/A                                                                   |

### 16.1.32 Valuation ID Register: 0x29 (VALUATIONID)

Table: 54: 0x29

| DATA BIT   | D7       | D6       | D5       | D4       | D3 | D2      | D1      | D0 |
|------------|----------|----------|----------|----------|----|---------|---------|----|
| FIELD NAME | not used | not used | not used | not used |    | VAL_COE | DE[3:0] |    |
| R/W        | R        | R        | R        | R        | R  | R       | R       | R  |
| Default    | 0        | 0        | 0        | 0        | 0  | 0       | 0       | 0  |

| Field name    | BIT DEFINITION                                              |  |  |  |  |  |
|---------------|-------------------------------------------------------------|--|--|--|--|--|
| not used      | N/A                                                         |  |  |  |  |  |
| not used      | N/A                                                         |  |  |  |  |  |
| not used      | N/A                                                         |  |  |  |  |  |
| not used      | N/A                                                         |  |  |  |  |  |
| VAL_CODE[3:0] | Valuation code<br>0000 Valuation 1<br>other N/A(future use) |  |  |  |  |  |
### **17.Electrical Characteristics**

#### 17.1. Absolute Maxumum Ratings

#### (Ta = 25°C)

| Characteristic            | Symbol                       | Rating                         |    |
|---------------------------|------------------------------|--------------------------------|----|
| DC IN terminal voltage    | VINMAX                       | -0.3 to 6.0                    | V  |
| Supply voltage            | VDDMAX                       | -0.3 to 6.0                    | V  |
|                           | V/~ (without   ED1   ED2 SW/ | GND – 0.3 to VDD+0.3           |    |
| Maximum of applied        |                              | or                             | V  |
|                           | CHG_STAT, VREF)              | 6.0 V (Lower value is applied) |    |
| voltage for each terminal | LED1,LED2,SW                 | 30                             | V  |
| voltage for each terminal | CHG_STAT                     | GND - 0.3 to DCIN+0.3          | V  |
|                           | VREF                         | GND – 0.30 to 1.65             |    |
| Power dissipation         | P <sub>D</sub> (Note1,2)     | 3.5                            | W  |
| Operating temperature     | T <sub>opr</sub>             | -40 to 85                      | °C |
| Operating junction        | Tj                           | 450                            | •0 |
| temperature               |                              | 150                            | -C |
| Storage temperature       | T <sub>stg</sub>             | -55 to 150                     | °C |

\*The absolute maximum ratings of a semiconductor device are a set of specified parameter values, which must not be exceeded during operation, even for an instant. If any of these rating would be exceeded during operation, the device electrical characteristics may be irreparably altered and the reliability and lifetime of the device can no longer be guaranteed. Moreover, these operations with exceeded ratings may cause break down, damage and/or degradation to any other equipment. Applications using the device should be designed such that each absolute maximum rating will never be exceeded in any operating conditions. Before using, creating and/or producing design, refer to and comply with the precautions and conditions set forth in this document.

Note1: PCB condition is 74 mm × 74 mm × 1.6 mm, 4 layer, FR-4

Note2: When ambient temperature is 25°C or more, reciprocal of saturated heat resistance (1/Rth(j-a)) should be reduced every 1°C rise.

#### 17.2. Operating Voltage Range

| Characteristics | Symbol          | Min | Тур. | Max | Unit |
|-----------------|-----------------|-----|------|-----|------|
|                 | DCIN            | 4.3 | -    | 5.5 | V    |
| Supply vollage  | V <sub>DD</sub> | 3.4 | -    | 5.5 | V    |

#### 17.3. Power Consumption

(Unless otherwise specified VDD = 3.6 V, and Ta =  $25^{\circ}$ C)

| Characteristics           | Symbol | Condition                                                                                       | Min | Тур. | Max | Unit |
|---------------------------|--------|-------------------------------------------------------------------------------------------------|-----|------|-----|------|
| ן<br>Power<br>Consumption | IVDD1  | OFF State LDO3 No-load<br>DCIN no connect                                                       | -   | 80   | 104 | μA   |
|                           |        | Standby State, LDO3 No-load,<br>0x0E[D4]=0 (default)<br>DCIN no connect                         | -   | 130  | 170 | μA   |
|                           | IVDD2  | Standby State, LDO3 No-load,<br>0x0E[D4]=1<br>DCIN no connect                                   | -   | 150  | 200 | μA   |
|                           | IVDD3  | Active State<br>DCDC1,2,3,4: ON No-load<br>LDO1,2,3: ON No-load<br>LEDD: OFF<br>DCIN no connect | -   | 2.1  | -   | mA   |

## 17.4. System Protection Characteristics

(Unless otherwise specified, VDD = 3.6 V, and  $Ta = 25^{\circ}C$ ).

| Characteristics                                 | Symbol           | Condition                     | Min  | Тур. | Max  | Unit |
|-------------------------------------------------|------------------|-------------------------------|------|------|------|------|
| VUVLO operation voltage                         | Vuvlo1           | Apply to VDD<br>VUVLO[1:0]=00 | -    | 2.60 | -    | V    |
|                                                 |                  | Apply to VDD<br>VUVLO[1:0]=01 | -    | 2.90 | -    | V    |
|                                                 |                  | Apply to VDD<br>VUVLO[1:0]=10 | -    | 3.10 | -    | V    |
|                                                 |                  | Apply to VDD<br>VUVLO[1:0]=11 | -    | 3.35 | -    | V    |
| VUVLO hysteresis voltage                        | VUVLOHYS         | -                             | 0.05 | 0.10 | 0.15 | V    |
| Thermal shutdown temperature<br>(Design target) | T <sub>TSD</sub> | -                             | 120  | 150  | -    | °C   |

### 17.5. LDO Characteristics

(Unless otherwise specified, VDD = 3.6 V, and Ta = 25°C)

|      | Characteristics                    | Symbol              | Condition                                            | on                                    | Min   | Тур.  | Max   | Unit  |
|------|------------------------------------|---------------------|------------------------------------------------------|---------------------------------------|-------|-------|-------|-------|
|      | Output voltage accuracy            | Vout7               | 0 to Iоит7 (                                         | max)                                  | -3    | -     | +3    | %     |
| LDO1 | Maximum of output current          | Ιουτ7               | -                                                    |                                       | 300   | -     | -     | mA    |
|      | Resistance for Active discharge    | Rdldo1              | -                                                    |                                       | 320   | 400   | 480   | Ω     |
|      | Output voltage accuracy            | V <sub>OUT8</sub>   | 0 to I <sub>OUT8</sub> (                             | max)                                  | -3    | -     | +3    | %     |
| LDO2 | Maximum of output current          | Іоит8               | -                                                    |                                       | 350   | -     | -     | mA    |
|      | Resistance for Active<br>discharge | Rdldo2              | -                                                    |                                       | 320   | 400   | 480   | Ω     |
|      | Output voltage accuracy            | Vout9               | 0 to Iоитэ (                                         | max)                                  | -3    | -     | +3    | %     |
|      | Maximum of outpcurrent             | Ιουτ9               | -                                                    |                                       | 120   | -     | -     | mA    |
| LDO3 | Resistance for Active<br>discharge | Rdldo3              | -                                                    |                                       | -     | 400   | -     | Ω     |
|      | Feedback Regulation<br>Voltage     | V <sub>FBLDO3</sub> | -                                                    |                                       | 1.164 | 1.200 | 1.236 | V     |
|      | Ripple rejection                   |                     | Vinput = 0.2 Vpp                                     | f = 1kHz                              | -     | 60    | -     |       |
|      | LDO1-3                             | R <sub>R</sub>      | IOUT = 100 mA<br>Design target                       | f = 10 kHz                            | -     | 40    | -     | dB    |
|      | Noise of LDO1                      | -                   | Vout=1.8 V, 10 Hz<br>Cout = 4.7 µF, lou<br>Design ta | to 100 kHz,<br>ut = 200 mA<br>irget   | -     | 110   | -     | μVrms |
|      | Noise of LDO2                      | -                   | Vout = 2.8 V, 10H<br>Cout = 4.7 μF, lo<br>Design ta  | z to 100 kHz,<br>ut = 200 mA<br>ırget | -     | 130   | -     | µVrms |
|      | Noise of LDO3                      | -                   | Vout = 1.8 V, 10 H<br>Cout = 4.7 μF, lo<br>Design ta | z to 100 kHz,<br>ut = 100 mA<br>irget | -     | 110   | -     | µVrms |

# 17.6. DCDCn Converter Characteristics

(Unless otherwise specified, VDD=3.6V, and Ta=25°C)

| Chara         | acteristics                          |                                  | Symbol                  | Condition               | Min   | Тур.  | Max   | Unit |
|---------------|--------------------------------------|----------------------------------|-------------------------|-------------------------|-------|-------|-------|------|
|               | Output                               | voltage                          | V <sub>OUT1</sub>       | PWM mode(Design target) | -2    | -     | +2    | %    |
|               | accu                                 | iracy                            | V <sub>OUT2,3,4</sub>   | PWM mode(Design target) | -3    | -     | +3    | %    |
|               |                                      |                                  | I <sub>OUT1</sub>       | -                       | -     | 1.5   | 1.8   |      |
|               | Output                               | current                          | I <sub>OUT2</sub>       | -                       | -     | 1.0   | 1.2   | ^    |
|               | D                                    | С                                | I <sub>OUT3</sub>       | -                       | -     | 0.8   | 0.96  | ~    |
|               |                                      |                                  |                         | -                       | -     | 0.5   | 0.6   |      |
|               |                                      |                                  | I <sub>OUT1AC</sub>     | -                       | -     | -     | 3.5   |      |
|               | Output                               | current                          | I <sub>OUT2AC</sub>     | -                       | -     | -     | 1.5   | Δ    |
|               | AC tra                               | insient                          | I <sub>OUT3AC</sub>     | -                       | -     | -     | 1.5   |      |
|               |                                      |                                  | I <sub>OUT4AC</sub>     | -                       | -     | -     | 1.0   |      |
|               |                                      |                                  | I <sub>LMT1</sub>       | -                       | 3.5   | -     | -     |      |
| DCDCn         | High sid                             | e current                        | I <sub>LMT2</sub>       | -                       | 2.0   | -     | -     | Δ    |
|               | limited(OCL)                         |                                  | I <sub>LMT3</sub>       | -                       | 2.0   | -     | -     | A    |
|               |                                      |                                  | $I_{LMT4}$              | -                       | 2.0   | -     | -     |      |
|               | Disch                                | Discharge                        |                         | -                       | 160   | 250   | 340   | Ω    |
|               | Resistance for                       |                                  | R <sub>DDC2</sub>       | -                       | 160   | 250   | 340   | Ω    |
|               | Active d                             | Active discharge                 |                         | -                       | 160   | 250   | 340   | Ω    |
|               |                                      |                                  | R <sub>DDC4</sub>       | -                       | 160   | 250   | 340   | Ω    |
|               | DCDC4 Feedback<br>Regulation Voltage |                                  | V <sub>FBDC4</sub>      | -                       | 1.164 | 1.200 | 1.236 | V    |
|               | Switching                            | frequency                        | <b>F</b> <sub>PWM</sub> | -                       | 0.8   | 1.0   | 1.2   | MHz  |
|               | Soft start<br>time                   | DCDC1<br>DCDC2<br>DCDC3<br>DCDC4 | -                       | -                       | -     | 680   | -     | μs   |
|               |                                      | 201                              | 5                       | High-side (VDD1 to LX1) | -     | 110   | -     | mΩ   |
|               | DCI                                  | DC1                              | RDSON1                  | Low-side (LX1 to PGND1) | -     | 70    | -     | mΩ   |
|               |                                      |                                  | -                       | High-side (VDD2 to LX2) | -     | 180   | -     | mΩ   |
| FET           | DCI                                  | DC2                              | RDSON2                  | Low-side (LX2 to PGND2) | -     | 170   | -     | mΩ   |
| on-resistance |                                      |                                  | 5                       | High-side (VDD3 to LX3) | -     | 280   | -     | mΩ   |
|               | DCI                                  | 003                              | KDSON3                  | Low-side (LX3 to PGND3) | -     | 200   | -     | mΩ   |
|               | DO                                   | 204                              | D                       | High-side (VDD4 to LX4) | -     | 280   | -     | mΩ   |
|               | DCI                                  | JC4                              | KDSON4                  | Low-side (LX4 to PGND4) | -     | 210   | -     | mΩ   |

### 17.7. LED Driver Characteristics

(Unless otherwise specified, VDD=3.6V, and Ta=25°C)

| Characteristics                                  | Symbol               | Condition                                        | Min  | Тур.  | Max   | Unit |
|--------------------------------------------------|----------------------|--------------------------------------------------|------|-------|-------|------|
| Switching Frequency                              | fsw                  | -                                                | 0.8  | 1.0   | 1.2   | MHz  |
| Maximum Duty Cycle                               |                      | -                                                | 90   | -     | -     | %    |
| PWM dimming Frequency                            |                      | I <sup>2</sup> C Controlled PWM Dimming          | 157  | 195   | 234   | Hz   |
| LEDn Regulation Voltage                          |                      | 10 mA < ILED < 80 mA                             | -    | 0.4   | -     | V    |
| Trans conductance                                | gМ                   | Design target                                    | -    | 0.1   | -     | μS   |
| SW On Resistance                                 | R <sub>SW_ON</sub>   | -                                                | ŀ    | 200   | 300   | mΩ   |
| SW Leakage Current                               | I <sub>SW_leak</sub> | V <sub>SW</sub> = 20 V                           | ŀ    | -     | 4     | μA   |
| SW current limit                                 | ISW_lim              | Peak current                                     | 1.0  | -     | -     | Α    |
| ISET terminal voltage                            |                      | -                                                | -    | 1.24  | -     | V    |
|                                                  |                      | ILEDn = 20 mA                                    | -    | -     | ±3    | %    |
| Channel to Channel Matching                      |                      | ILEDn = 80 mA, Design target                     |      | ±2    |       | %    |
| -                                                |                      | ILEDn = 20 mA, Ta = 25°C                         | -    | -     | ±1    | mA   |
| ILED Current Accuracy                            |                      | ILEDn = 20 mA, Ta = -40 to 85°C                  | -    | -     | ±1.5  | mA   |
| ,                                                |                      | ILEDn = 80 mA, Ta = -40 to 85°C<br>Design target | ±4   |       |       | mA   |
| OSD (LED Short Detection)<br>Threshold           |                      | -                                                | -    | 5.0   | -     | V    |
| OOD (LED Open Detection)<br>Threshold            |                      | -                                                | -    | 0.2   | -     | V    |
| FB_LED terminal input current                    |                      | -                                                | -    | 0     | -     | μA   |
| FB_LED terminal Over voltage detecting Threshold | VOUT                 | Output rising                                    | 1.19 | 1.228 | 1.266 | V    |
| FB_LED terminal Over voltage<br>Hysteresis       |                      | -                                                | -    | 70    | -     | mV   |

### 17.8. Charger Characteristics (1)

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics                                                     | Symbol               | Condition                                                                                  | Min  | Тур.            | Max   | Unit |
|---------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------|------|-----------------|-------|------|
| Input voltage                                                       | DCIN                 | -                                                                                          | 4.3  | -               | 5.5   | V    |
|                                                                     | .,                   | DCIN rising                                                                                | 3.45 | 3.60            | 3.75  | V    |
| Input DUVLO voltage                                                 |                      | DCIN falling                                                                               | 3.35 | 3.50            | 3.65  | V    |
| Input OVP voltage                                                   | Vovpdcin             | DCIN rising<br>(no glitch filter)                                                          | 5.65 | 5.80            | 5.95  | V    |
|                                                                     |                      | DCIN falling                                                                               | -    | 5.65            | -     | V    |
| Detect voltage threshold<br>accuracy of DCIN falling in<br>charging | Vclacc               | ATLMTT[]1:0]=01                                                                            | -4   | -               | +4    | %    |
| Battery OVLO voltage                                                | VBOV                 | N=4,3,2,1                                                                                  | -    | VFLT+<br>0.05*N | -     | V    |
| Automatic shutdown<br>threshold                                     | Vashdn               | DCIN - VBAT,<br>DCIN rising (Recover)                                                      | 87.5 | 125.0           | 162.5 | mV   |
|                                                                     |                      | DCIN - VBAT,<br>DCIN falling(Detection)                                                    | 20   | 40              | 60    | mV   |
| DCIN current (Active)                                               | IDCIN-ACTIVE         | Charging, not including ICHG,<br>PWM                                                       | -    | 2.5             | -     | mA   |
| DCIN shutdown current                                               | Ishdndcin            | Charging invalid DCIN = 5 V,<br>VBAT = 3.7 V, no load,<br>DCIN>DUVLO, Main Standby<br>mode | -    | 0.6             | -     | μΑ   |
| VS terminal Shutdown<br>current                                     | ISHDNVS              | Charging invalid DCIN = open,<br>VBAT = 3.7 V                                              | -    | 0               | 2     | μA   |
| DCIN Reverse current                                                |                      | DCIN current when charging is<br>forbidden. DCIN = 0 V, VBAT =<br>4.2 V                    | -    | -               | 2     | μA   |
| Over-temperature status threshold, Charge block                     | Тоут                 | -                                                                                          | 110  | 130             | -     | °C   |
| Over-temperature status<br>threshold hysteresis,<br>Charge block    | T <sub>OVT_HYS</sub> | -                                                                                          | -    | 10              | -     | °C   |

Test condition is only 25 °C

### 17.9. Charger Characteristics (2) SW-mode Controller

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics   | Symbol               | Condition                  | Min | Тур. | Max | Unit |
|-------------------|----------------------|----------------------------|-----|------|-----|------|
| FET on-resistance | R <sub>DSONCHG</sub> | High-side (DCIN to LX6),   | -   | 233  | 367 | mΩ   |
|                   |                      | Low-side (LX6 to PGND6),   | -   | 125  | 200 | mΩ   |
| Duty cycle        | D.C.                 | Maximum, High side ON Duty | -   | 100  | -   | %    |
|                   |                      | Minimum, High side ON Duty | -   | 0    | -   | %    |

### 17.10. Charger Characteristics (3) Battery Charger

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics                                                      | Symbol                  | Condition                                                   | Min  | Тур. | Max  | Unit |
|----------------------------------------------------------------------|-------------------------|-------------------------------------------------------------|------|------|------|------|
| Trickle charge to Pre-charge voltage threshold                       | V <sub>TRICKLECHG</sub> | -                                                           | 1.90 | 2.05 | 2.20 | V    |
| Trickle charge current accuracy                                      | ITRICKLECHG             | VBATT = 1.7 V. Percentage of<br>Pre-charge Current PCI[1:0] | -    | 50   | -    | %    |
| Pre-charge to fast charge voltage threshold accuracy                 | V <sub>PRECHG</sub>     | CCVTH[2:0] =100<br>(CCVTH = 2.9 V)                          | -3.5 | -    | 3.5  | %    |
| Constant current sense voltage                                       | V                       | IPRECHG = 100 mA                                            | -    | 6.8  | -    | mV   |
|                                                                      | VSENSE                  | IFCHG = 1000 mA                                             | -    | 68   | -    | mV   |
| Pre-charge current<br>(Programmable 75mA to<br>400mA)                | IPRECHG                 | RSENSE = 68 m $\Omega$ ,<br>IPRECHG = 400 mA,               | -80  | -    | 80   | mA   |
| Fast charge current<br>(Programmable 400mA to<br>1500mA)             | Іғснд                   | RSENSE = 68 m $\Omega$ ,<br>IFCHG = 500 mA,                 | -50  | -    | 50   | mA   |
| Charge termination current<br>(Programmable 50mA to<br>200mA)        | Iterm1                  | RSENSE = 68 m $\Omega$ ,<br>IFCHG = 100 mA                  | -30  | -    | 30   | mA   |
| Float voltage accuracy<br>(Programmable 4.10V to<br>4.25V,50mV/step) | V <sub>FLT</sub>        | VFLT = 4.2 V, ICHG = 150 mA                                 | -1   | -    | 1    | %    |
| Automatic Re-charge                                                  | Varau                   |                                                             | -    | 150  | -    | mV   |
| threshold voltage                                                    | VRECH                   | UNUD (ATRONGTH) Setting                                     | -    | 300  | -    | mV   |

#### 17.11. Charger Characteristics (4) Thermal Monitor (Factory Programmable Option)

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics                             | Symbol  | Condition                                                            | Min   | Тур.  | Max   | Unit        |  |
|---------------------------------------------|---------|----------------------------------------------------------------------|-------|-------|-------|-------------|--|
| High temperature trip point/(65°C)          | VHOT1   | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH falling  | 34.10 | 35.23 | 36.35 |             |  |
| nigh temperature trip point(os C)           |         | Rth = 100k NTC(100 kΩ@25°C<br>B:4100), Rs = 47k, TH falling          | 28.28 | 29.46 | 30.64 |             |  |
| High temperature trip point(60°C)           |         | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH falling  | 37.54 | 38.78 | 40.02 |             |  |
|                                             | VIIOTZ  | Rth = 100k NTC(100 k $\Omega$ @25°C<br>B:4100), Rs = 47k, TH falling | 32.04 | 33.38 | 34.72 |             |  |
| High temperature trip point(50°C)           |         | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH falling  | 45.09 | 46.58 | 48.07 |             |  |
|                                             | VHOTS   | Rth = 100k NTC(100 kΩ@25°C<br>B:4100), Rs = 47k, TH falling          | 40.62 | 42.31 | 44.01 | 9/ \/       |  |
|                                             | VHOT4   | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH falling  | 49.13 | 50.75 | 52.38 | 70 V TH_REF |  |
| nigh temperature trip point(45 C)           |         | Rth = 100k NTC(100 k $\Omega$ @25°C<br>B:4100), Rs = 47k,TH falling  | 45.36 | 47.25 | 49.14 |             |  |
| Low tomporature trip point(10%C)            |         | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH rising   | 77.84 | 79.67 | 81.51 |             |  |
| Low temperature trip point(10°C)            | VCOLDI  | Rth = 100k NTC(100 k $\Omega$ @25°C<br>B:4100), Rs = 47k, TH rising  | 79.48 | 81.52 | 83.56 |             |  |
|                                             |         | Rth = 10k NTC(10 k $\Omega$ @25°C B:3435),<br>Rs = 4.7k, TH rising   | 84.31 | 85.94 | 87.58 |             |  |
| Low temperature trip point(0°C)             | VCOLD2  | Rth = 100k NTC(100 k $\Omega$ @25°C<br>B:4100), Rs = 47k, TH rising  | 86.56 | 88.24 | 89.91 |             |  |
| NTC thermistor temperature                  |         | Rth = 100k NTC                                                       | -     | 2     | -     | °C          |  |
| hysteresis                                  | INTCHYS | Rth = 10k NTC                                                        | -     | 2     | -     | °C          |  |
| Discharge resister in High temperature trip | -       | -                                                                    | -     | 45    | -     | Ω           |  |

Test condition is only 25 °C

### 17.12. Power Path

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics           | Symbol | Condition           | Min  | Тур.          | Max  | Unit |
|---------------------------|--------|---------------------|------|---------------|------|------|
| FET on-resistance         | -      | DCIN to VSYS        | -    | 220           | -    | mΩ   |
| DPPM mode set threshold   | -      | VBAT > 2.5 V        | -    | VBAT<br>-30mV | -    | V    |
| DPPM mode unset threshold | -      | VBAT > 2.5 V        | -    | VBAT<br>-10mV | -    | V    |
| FET on-resistance         | -      | VBAT to VSYS        | -    | 45            | -    | mΩ   |
| Q3 current limit          | -      | VBAT to VSYS        | 2.5  | -             | 3.7  | А    |
|                           | -      | USBILMT[3:0] = 0001 | -    | 90            | -    |      |
| DCIN current limit        | -      | SDP connection      | 400  | 450           | 500  | mA   |
|                           | -      | DCP connection      | 1200 | 1350          | 1500 |      |

### 17.13. Automatic Power Source Detection (DP/DM)

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics                              | Symbol   | Condition Min Typ. |       | Max  | Unit  |    |
|----------------------------------------------|----------|--------------------|-------|------|-------|----|
| Data detect voltage                          | Vdat_ref | -                  | 0.25  | 0.33 | 0.40  | V  |
| D + source voltage                           | Vdp_src  | -                  | 0.50  | 0.60 | 0.70  | V  |
| D-source voltage                             | Vdm_src  | -                  | 0.50  | 0.60 | 0.70  | V  |
| D+ pull-up voltage                           | Vdp_up   | -                  | 3.0   | 3.3  | 3.6   | V  |
| Logic threshold                              | VLGC     | -                  | 0.8   | 1.2  | 2.0   | V  |
| D+ sink current                              | IDP_SINK | -                  | 25    | 100  | 175   | μΑ |
| D-sink current                               | Idm_sink | -                  | 25    | 100  | 175   | μΑ |
| Current source for data<br>connect detection | IDP_SRC  | -                  | 7     | 10   | 13    | μΑ |
| Data line leakage resistance                 | Rdat_lkg | -                  | 300   | -    | -     | kΩ |
| D-pull-down resistance                       | Rdm_down | -                  | 14.25 | 20.0 | 24.80 | kΩ |

Test condition is only 25 °C

#### 17.14. Power Source Detection

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics                 | Symbol                   | Condition Min Typ. |     |   | Max | Unit |
|---------------------------------|--------------------------|--------------------|-----|---|-----|------|
| Data connect detection debounce | tdcd_dbnc                | -                  | 10  | - | -   | ms   |
| Data connect time out           | t <sub>DCD_TIMEOUT</sub> | -                  | 300 | - | -   | ms   |
| DP source on time               | tvdpsrc_on               | -                  | 40  | - | -   | ms   |
| DM source on time               | tvdmsrc_on               | -                  | 40  | - | -   | ms   |

Test condition is only 25 °C

#### 17.15. Oscillator

(Unless otherwise specified, VIN = 5.0 V, VFLOAT = 4.2 V, VBAT = 3.7 V, Ta = 0 to 60°C)

| Characteristics           | Symbol          | Condition             | Min | Тур. | Max | Unit |
|---------------------------|-----------------|-----------------------|-----|------|-----|------|
| Oscillator frequency      | fosc            | -                     | 0.8 | 1.0  | 1.2 | MHz  |
| Timer frequency           | fтм             | -                     | 80  | 100  | 120 | kHz  |
| Pre-charge time out       | tрстогс         | Safety timer(Default) | 24  | 30   | 36  | min  |
| Complete charge timeout   | tстоғс          | Safety timer(Default) | 384 | 480  | 576 | min  |
| Unconnected battery timer | <b>t</b> BATMIS | -                     | 65  | 86   | 105 | ms   |

### 17.16. Logic Inputs/Outputs

(Unless otherwise specified VDD = 3.6 V, and Ta =  $25^{\circ}$ C)

| Characteristics               | Symbol         | Condition Min Typ.                                                   |     | Max | Unit |    |
|-------------------------------|----------------|----------------------------------------------------------------------|-----|-----|------|----|
| Input low level               | VIL            | SDA,SCL,LEDD_EN terminal                                             | -   | -   | 600  | mV |
| Input high level              | Vih            | SDA,SCL,LEDD_EN terminal                                             | 1.4 | -   | -    | V  |
| output low level              | Vol            | INT,SDA,PGOOD terminal<br>ISINK = 3 mA                               | -   | -   | 300  | mV |
| leakage current               | Ilk            | INT,SDA,PGOOD terminal V <sub>BIAS</sub> = 3 V                       | -   | -   | - 1  |    |
| VREF Output Voltage           | $V_{REF}$      | -                                                                    | -   | 1.5 | -    | V  |
| PB "Hard Reset Detect" time   | tHRST          | Not tested in production                                             | -   | 8   | -    | S  |
| PB deglitch time              | <b>t</b> PBDG  | Not tested in production                                             | -   | 50  | -    | ms |
| PB internal pull-up resistor  | RPBPULLUP      | -                                                                    | -   | 100 | -    | kΩ |
| PGOOD comparator<br>threshold | Vpgd           | Output voltage falling, % of set<br>voltage<br>LDO1 to 3, DCDC1 to 4 | -   | 90  | -    | %  |
|                               | Vpgr           | Output voltage rising, % of set<br>voltage<br>LDO1 to 3, DCDC1 to 4  | -   | 95  | -    | %  |
| PGOOD deglitch time           | taaaa          | Output voltage falling<br>DCDC1 to 4                                 | 2   | -   | 4    | ms |
|                               | UPGDG          | Output voltage falling<br>LDO1 to 3                                  | 1   | -   | 2    | ms |
| PGOOD delay time              | <b>t</b> PGDLY | PGDLY[1:0]=00                                                        | -   | 20  | -    | ms |
|                               |                | PGDLY[1:0]=01                                                        | -   | 100 | -    | ms |
|                               |                | PGDLY[1:0]=10                                                        | -   | 200 | -    | ms |
|                               |                | PGDLY[1:0]=11                                                        | -   | 400 | -    | ms |

### 17.17. AC Characteristics for I<sup>2</sup>C

(Unless otherwise specified VDD = 3.6 V, and Ta =  $25^{\circ}$ C)

| Characteristics                                  | Symbol  | Condition              | Min | Тур. | Max | Unit |
|--------------------------------------------------|---------|------------------------|-----|------|-----|------|
| SCL Clock Frequency                              | fSCL    | $C_L = 400 \ pF$       | -   | -    | 400 | kHz  |
| Set-up time START condition                      | Thld    | $C_L = 400 \text{ pF}$ | 0.6 | -    | -   | μs   |
| Hold time START condition                        | tSET1   | $C_L = 400 \text{ pF}$ | 0.6 | -    | -   | μs   |
| Set-up time STOP condition                       | tSET2   | $C_L = 400 \ pF$       | 0.6 | -    | -   | μs   |
| Data Set-up time                                 | tSET3   | $C_L = 400 \ pF$       | 100 | -    | -   | ns   |
| Data Hold time                                   | tBUF    | $C_L = 400 \ pF$       | 1.3 | -    | -   | μs   |
| LOW period of the SCL clock                      | tLOW    | $C_L = 400 \text{ pF}$ | 1.3 | -    | -   | μs   |
| High period of the SCL clock                     | tHigh   | $C_L = 400 \ pF$       | 0.6 | -    | -   | μs   |
| Rise time of both SDA and SCL signals            | tR      | $C_L = 400 \ pF$       | -   | -    | 300 | ns   |
| Fall time of both SDA and SCL signals            | tF      | $C_L = 400 \ pF$       | -   | -    | 300 | ns   |
| Bus free time between a STOP and START condition | tHD DAT | $C_L = 400 \text{ pF}$ | 0   | -    | -   | μs   |



Figure: 32 Definition of timing chart on the I<sup>2</sup>C

S: Start, RS: Repeat start, P: Stop

Unit: mm

# 18. Package dimensions

### P-VQFN64-0909-0.50-001



Weight: 0.192 g (Typ.)

## **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.