Description

The TC78B006 series are single phase full-wave drivers for fan motors. The TC78B006 series drive external Pch+Nch FET by PWM control.

Usage Considerations

Do not design your products or systems based on the information on this document. Please contact your Toshiba sales representative for updated information before designing your products.
Contents

Description .................................................................................................................................................. 1

Contents .................................................................................................................................................. 2

Figure Contents ...................................................................................................................................... 3

Table contents ......................................................................................................................................... 3

1. Main difference between TC78B006 series ......................................................................................... 4

2. Power Supply Voltage ....................................................................................................................... 4

3. PWM duty resolution .......................................................................................................................... 6

4. Control signal ...................................................................................................................................... 8

  4.1. VSOFT ........................................................................................................................................... 8

  4.2. SS ................................................................................................................................................ 9

  4.3. VMI .......................................................................................................................................... 10

  4.4. CT .......................................................................................................................................... 10

5. Output of pre-driver ............................................................................................................................. 11

  5.1. High side pre-driver output ......................................................................................................... 11

  5.2. Low side pre-driver output ......................................................................................................... 12

6. Protection functions ............................................................................................................................ 13

  6.1. Lock protection ............................................................................................................................ 13

  6.2. Current limit ............................................................................................................................... 13

  6.3. Thermal shutdown (TSD) .......................................................................................................... 14

  6.4. Under voltage lockout (UVLO) ................................................................................................. 14

7. Power consumption of the IC ............................................................................................................. 15

8. Notes in designing PCB ..................................................................................................................... 17

Notes on Contents .................................................................................................................................. 18

IC Usage Considerations ....................................................................................................................... 18

Points to remember on handling of ICs .................................................................................................. 19

RESTRICTIONS ON PRODUCT USE ................................................................................................. 20
Figure Contents

Figure 2.1 VM voltage rise by motor regeneration current during phase switching ................................................. 5
Figure 2.2 VM voltage rise by motor regeneration current during IC protection .......................................................... 5
Figure 2.3 Protection against VM voltage rise ........................................................................................................... 5
Figure 3.1 Relation between VSP voltage and output PWM Duty ........................................................................... 6
Figure 3.2 Relation between TSP frequency and Resolution (fosc=10MHz) ............................................................ 7
Figure 4.1 Operation waveform example (No soft switching) .................................................................................. 8
Figure 4.2 Operation waveform example (soft switching=31.9°) .......................................................................... 8
Figure 4.3 Operation waveform example (soft switching=61°) .............................................................................. 8
Figure 4.4 Operation waveform example (soft switching=90°) ............................................................................. 8
Figure 4.5 Operation waveform example (no soft stat time) .................................................................................. 9
Figure 4.6 Operation waveform example (soft start time=1.3s) ............................................................................. 9
Figure 4.7 Operation waveform example (soft start time=2.7s) ............................................................................. 9
Figure 4.8 Operation waveform example (soft start time=5.1s) ............................................................................ 9
Figure 5.1 Application circuit example of drive external FETs (12V/24V power supply) ........................................ 11
Figure 5.2 Application circuit of drive external FETs (48V power supply) ............................................................ 12
Figure 6.1 Setting of current limit ......................................................................................................................... 13

Table contents

Table 1.1 Product comparison ............................................................................................................................... 4
Table 2.1 Operating range of power supply voltage ............................................................................................. 4
Table 4.1 Relation between VSOFT voltage and soft switching term ............................................................... 8
Table 4.2 Relation between VMI voltage and minimum duty / startup threshold ........................................... 10
Table 4.3 Function of CT pin ............................................................................................................................... 10
1. Main difference between TC78B006 series

Main differences are shown in table below

<table>
<thead>
<tr>
<th>Item</th>
<th>Output duty control signal</th>
<th>Output signal</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>TC78B006FTG</td>
<td>PWM duty</td>
<td>Rotation speed (FG)</td>
<td>SSOP16</td>
</tr>
<tr>
<td>TC78B006FNG</td>
<td>PWM duty</td>
<td>Rotation speed (FG)</td>
<td>WQFN16</td>
</tr>
<tr>
<td>TC78B006AFTG</td>
<td>PWM duty</td>
<td>Lock Detection (RDO)</td>
<td>SSOP16</td>
</tr>
<tr>
<td>TC78B006AFNG</td>
<td>PWM duty</td>
<td>Lock Detection (RDO)</td>
<td>WQFN16</td>
</tr>
<tr>
<td>TC78B006BFTG</td>
<td>Analog voltage</td>
<td>Rotation speed (FG)</td>
<td>SSOP16</td>
</tr>
<tr>
<td>TC78B006BFNG</td>
<td>Analog voltage</td>
<td>Lock Detection (RDO)</td>
<td>WQFN16</td>
</tr>
</tbody>
</table>

2. Power Supply Voltage

To use the TC78B006, power supply voltage should be applied to the VM pin. The VM voltage should be within the operating range from 3.5V to 30V though the absolute maximum rating of the VM voltage is 40V.

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Operating Voltage Range</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VM power supply voltage (Normal)</td>
<td>VMopr1</td>
<td>5.5 to 30</td>
<td>V</td>
</tr>
<tr>
<td>VM power supply voltage (low voltage operation)</td>
<td>VMopr2</td>
<td>3.5 to 5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

Note: The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Use the IC within the operating power supply voltage range.

The TC78B006 series use single power supply. There is no special procedure for power on or off.

If motor speed is controlled by external TSP/VSP signal, it is recommended to input TSP/VSP signal after VM supply voltage is stable, because the motor may not function normally when the power supply is unstable. There is no problem if motor speed is controlled by VSP voltage which is generated by resistor division from $V_{REG}$.

When power off, VM voltage may rise due to regenerative current. It is recommended stopping the motor before shutting off the power supply. If motor speed is controlled by VSP voltage which is generated by resistor division from $V_{REG}$ or if the minimum output duty is set, make sure that the VM voltage does not exceed the absolute maximum rating when the power is shut off.

$V_{REG}$ is the power supply voltage for IC internal circuit. It is generated by IC’s internal regulator. Do not apply a voltage from outside to VREG pin. A capacitor of 0.1µF is required between VREG pin and GND to make $V_{REG}$ voltage stable. Place the capacitor as close as possible to the IC. Be careful with the layout so that there is no switching current path between the capacitor’s GND and IC’s GND pin. Please confirm $V_{REG}$ voltage does not exceed 5.5V referring to IC’s GND pin in the IC operation.

$V_{REG}$ can also be used as the voltage of the hall element or the voltage for IC control pins by resistor division circuit. Please do not draw current more than the capacity of the internal regulator. The output current should not exceed the absolute maximum rating of 10mA.

*Notes in using the IC when VM is 12V or less*

In low-voltage operation, the electrical characteristics, such as output resistance, change compared to the condition that VM is 12V. For more detail information, please refer to “Reference Data” of the electrical characteristics in the datasheet.

When VM is 12V or less, the voltage of the gate driver drops. Please check the gate threshold voltage characteristic of the external FET to make sure the gate drive voltage is enough. For more detail
information, please refer to “Chapter 5. Output of pre-driver”

When VM is 5.5V or less, the $V_{\text{REG}}$ voltage drops along with VM voltage. The reference voltage of the A/D conversion circuit is $V_{\text{REG}}$. So, if the voltage of the IC control pin (VSP, VMI, VSOFT, CT, and SS) is generated by resistor division from $V_{\text{REG}}$, the A/D conversion result is nearly unchanged. However, if the voltage is input from outside directly, the A/D conversion result may change. Especially in the case that VSP voltage is input from outside, the output duty may increase when VM voltage is low.

- VM voltage rise due to motor regeneration current

VM voltage rises because of the motor regeneration current. Especially when reverse connection protection diode is used in the circuit, VM voltage rises since the current cannot regenerate back to the power supply. VM voltage must not exceed the absolute maximum rating including the voltage rise due to the regenerative current.

![Figure 2.1 VM voltage rise by motor regeneration current during phase switching](image1)

![Figure 2.2 VM voltage rise by motor regeneration current during IC protection](image2)

The soft switching function of the TC78B006 can suppress the current flowing through the motor before phase switching. By reducing the regeneration current during phase switching close to zero, the VM voltage rise can be suppressed.

The period of PWM OFF is provided before all external FET are turned off in order to suppress the VM voltage rise caused by the regenerative current. During the PWM OFF period, one side of the lower FET keeps on state. The regenerative current is attenuated by low-side regeneration.

However, when an abnormality such as power shutdown occurs during motor rotation, IC cannot insert the PWM OFF period to attenuate regeneration current before all external FET turn off. To absorb the regenerative current to the power supply line, place (a) capacitor or (b) zener diode, or (c) both if necessary between VM and GND. The capacitor and the zener diode should be placed as close as possible to the IC. Please confirm that the VM voltage rise is limited under the absolute maximum rating with proper margin.

In addition to protect the IC against VM voltage rise due to motor regeneration current, zener diode can also protect the IC from the overvoltage of the external power supply. Choose the zener diode whose voltage is higher than the motor normal operating voltage so that current will not flow through the zener diode during the motor normal operation.

![Figure 2.3 Protection against VM voltage rise](image3)
3. PWM duty resolution

- Output PWM duty resolution
  The output PWM frequency of the TC78B006 series is 40 kHz (typ.). The duty of output PWM is generated by comparing the internal modulation waveform and the internal 8-bit sawtooth wave. Therefore, the resolution of the output PWM duty is 8 bit (256 steps).
  However, although based on the response characteristic of external FET, when "on" time of the PWM output is short, the actual output of FET may be "off". If the "off" time of the IC's PWM output is short, the actual output of the FET may be 100% "on".

- Input control signal resolution
  - In case of VSP input
    The voltage of VSP pin is digitized by an internal 8-bit A/D converter. IC’s internal logic uses the digitized data to control the amplitude of the internal modulation waveform. The duty of output PWM is generated by comparing the internal modulation waveform and the internal 8-bit sawtooth wave.
    Relation of VSP voltage and output PWM duty is as follows.
    The effective resolution of VSP is 7bit (128 steps) ranging from 1.5V to 3.6V.

\[
\begin{align*}
0 & \leq V_{\text{SP}} \leq V_{\text{SP}(L)} & \text{Duty} = 0\% & \text{(A/D conversion result of VSP voltage: 0 to 89)} \\
V_{\text{SP}(L)} & < V_{\text{SP}} \leq V_{\text{SP}(H)} & \text{Figure 3.1} & \text{(A/D conversion result of VSP voltage: 90 to 217)} \\
V_{\text{SP}(H)} & < V_{\text{SP}} \leq V_{\text{REG}} & \text{Duty} = 100\% & \text{(A/D conversion result of VSP voltage: 218 to 255)} 
\end{align*}
\]

![Figure 3.1 Relation between VSP voltage and output PWM Duty](image)

Note: Output PWM duty varies in 128 steps from 0% to 100%, in response to the VSP voltage ranging from \(V_{\text{SP}(L)}\) to \(V_{\text{SP}(H)}\).
In case of TSP input

Duty of the TSP signal is detected by internal clock. The resolution of TSP duty is related to the frequency of TSP signal as follows.

![Diagram of TSP frequency vs Resolution](image)

**Figure 3.2 Relation between TSP frequency and Resolution (fosc=10MHz)**

When $f_{OSC}$ is 10MHz, the resolution is 8-bit (256 steps) or more if TSP frequency is 39 kHz or less. The resolution decreases if TSP frequency exceeds 39 kHz. When TSP frequency is 100 kHz, the resolution becomes 100 steps.

When $f_{OSC}$ is 7MHz, the resolution is 8-bit (256 steps) or more if TSP frequency is 27 kHz or less. The resolution decreases if TSP frequency exceeds 27 kHz. When TSP frequency is 100 kHz, the resolution becomes 70 steps.

When $f_{OSC}$ is 13MHz, the resolution is 8-bit (256 steps) or more if TSP frequency is 50 kHz or less. The resolution decreases if TSP frequency exceeds 50 kHz. When TSP frequency is 100 kHz, the resolution becomes 130 steps.
4. Control signal

4.1. VSOFT

The voltage of VSOFT pin controls the soft switching function. The soft switching function of the TC78B006 series inserts a certain period of time before and after conducting phase switching. Output PWM duty changes gradually in this period. The soft switching function is effective in reducing the motor vibration and suppressing the VM voltage rise, which occurs during conducting phase switching.

The voltage of VSOFT pin is digitized by the internal 8-bit A/D converter. IC’s internal logic uses the digitized data to set the period of soft switching.

<table>
<thead>
<tr>
<th>Step</th>
<th>VSOFT (V)</th>
<th>term (°)</th>
<th>Step</th>
<th>VSOFT (V)</th>
<th>term (°)</th>
<th>Step</th>
<th>VSOFT (V)</th>
<th>term (°)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.00</td>
<td>0.0</td>
<td>12</td>
<td>1.46</td>
<td>31.9</td>
<td>23</td>
<td>2.92</td>
<td>63.9</td>
</tr>
<tr>
<td>2</td>
<td>0.13</td>
<td>2.9</td>
<td>13</td>
<td>1.59</td>
<td>34.8</td>
<td>24</td>
<td>3.05</td>
<td>66.8</td>
</tr>
<tr>
<td>3</td>
<td>0.27</td>
<td>5.8</td>
<td>14</td>
<td>1.73</td>
<td>37.7</td>
<td>25</td>
<td>3.19</td>
<td>69.7</td>
</tr>
<tr>
<td>4</td>
<td>0.40</td>
<td>8.7</td>
<td>15</td>
<td>1.86</td>
<td>40.6</td>
<td>26</td>
<td>3.32</td>
<td>72.6</td>
</tr>
<tr>
<td>5</td>
<td>0.53</td>
<td>11.6</td>
<td>16</td>
<td>1.99</td>
<td>43.5</td>
<td>27</td>
<td>3.45</td>
<td>75.5</td>
</tr>
<tr>
<td>6</td>
<td>0.66</td>
<td>14.5</td>
<td>17</td>
<td>2.13</td>
<td>46.5</td>
<td>28</td>
<td>3.59</td>
<td>78.4</td>
</tr>
<tr>
<td>7</td>
<td>0.80</td>
<td>17.4</td>
<td>18</td>
<td>2.26</td>
<td>49.4</td>
<td>29</td>
<td>3.72</td>
<td>81.3</td>
</tr>
<tr>
<td>8</td>
<td>0.93</td>
<td>20.3</td>
<td>19</td>
<td>2.39</td>
<td>52.3</td>
<td>30</td>
<td>3.85</td>
<td>84.2</td>
</tr>
<tr>
<td>9</td>
<td>1.06</td>
<td>23.2</td>
<td>20</td>
<td>2.52</td>
<td>55.2</td>
<td>31</td>
<td>3.98</td>
<td>87.1</td>
</tr>
<tr>
<td>10</td>
<td>1.20</td>
<td>26.1</td>
<td>21</td>
<td>2.66</td>
<td>58.1</td>
<td>32</td>
<td>4.12</td>
<td>90.0</td>
</tr>
<tr>
<td>11</td>
<td>1.33</td>
<td>29.0</td>
<td>22</td>
<td>2.79</td>
<td>61.0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The table shows the threshold voltage of each step. For example, when the VSOFT voltage is 0.3V, the result is “step 3” since it is in the range of 0.27V to 0.4V.

In case of setting step 0, connect VSOFT pin to IC’s GND directly. In case of setting step 32, VSOFT can be connected to VREG pin directly. In case of setting other steps, please generate the VSOFT voltage by resistor division from V_{REG}.
4.2. SS

The voltage of SS pin controls the rate of acceleration or deceleration.

The voltage of SS pin is digitized by the internal 8-bit A/D converter. Voltage in the range from 0 to $V_{ADC}$ (4.25V) is converted to the value between 0 and 255. Voltage which is $V_{ADC}$ (4.25V) or more is converted to the value of 255. IC’s internal logic uses the digitized data to control the rate of acceleration or deceleration. Please generate the SS voltage by resistor division from $V_{REG}$.

When the output PWM duty is changed, the accelerate or decelerate time from the previous output PWM duty to the new target output PWM duty can be calculated by the following formula.

- Previous output PWM duty = $A$ (%)
- New target output PWM duty = $B$ (%)
- Digitized SS voltage = $N_{SS}$
- Time = $|B - A| / 0.4 \times 4 \times N_{SS} \times (1 / f_{PWM})$

For example, when previous output PWM duty=50%, new target output PWM=70%, and digitized SS voltage=100,
the accelerate time = $(70-50) / 0.4 \times 100 \times (1 / 40kHz) = 0.5s$

The TC78B006 series have a soft start function. The soft start time is configured by the voltage of SS pin. When the motor starts up, output PWM duty changes gradually from 20% to the target output duty set by TSP. The soft start time can be calculated by the following formula.

- Start up PWM duty = 20(%)
- Target output PWM duty = $B$ (%)
- Digitized SS voltage = $N_{SS}$
- Time = $|B - 20| / 0.4 \times 4 \times N_{SS} \times (1 / f_{PWM})$

For example, when target output PWM duty=100%, and digitized SS voltage=100, the soft start time=$(100-20)/0.4 \times 100 \times (1 / 40kHz) = 2.0s$

The example waveform of soft start when the target output PWM duty corresponds to 100% is as follows.

SS=0V ($N_{SS}=0$)  SS=1.1V ($N_{SS}=66$)

SS=2.2V ($N_{SS}=132$)  SS=4.25V ($N_{SS}=255$)

Figure 4.5 Operation waveform example (no soft stat time)
Figure 4.6 Operation waveform example (soft start time=1.3s)

Figure 4.7 Operation waveform example (soft start time=2.7s)
Figure 4.8 Operation waveform example (soft start time=5.1s)
4.3. VMI

The minimum of output PWM duty and the startup threshold duty (TSP input) / startup threshold voltage (VSP input) can be configured by the voltage of VMI pin.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.00</td>
<td>0%</td>
<td>0% / 1.5V</td>
<td>12</td>
<td>1.46</td>
<td>35%</td>
<td>0% / 0V</td>
<td>23</td>
<td>2.92</td>
<td>0%</td>
<td>5% / 1.61V</td>
</tr>
<tr>
<td>2</td>
<td>0.13</td>
<td>5%</td>
<td>0% / 0V</td>
<td>13</td>
<td>1.59</td>
<td>38%</td>
<td>0% / 0V</td>
<td>24</td>
<td>3.05</td>
<td>0%</td>
<td>10% / 1.71V</td>
</tr>
<tr>
<td>3</td>
<td>0.27</td>
<td>8%</td>
<td>0% / 0V</td>
<td>14</td>
<td>1.73</td>
<td>41%</td>
<td>0% / 0V</td>
<td>25</td>
<td>3.19</td>
<td>0%</td>
<td>15% / 1.83V</td>
</tr>
<tr>
<td>4</td>
<td>0.40</td>
<td>11%</td>
<td>0% / 0V</td>
<td>15</td>
<td>1.86</td>
<td>44%</td>
<td>0% / 0V</td>
<td>26</td>
<td>3.32</td>
<td>0%</td>
<td>20% / 1.93V</td>
</tr>
<tr>
<td>5</td>
<td>0.53</td>
<td>14%</td>
<td>0% / 0V</td>
<td>16</td>
<td>1.99</td>
<td>47%</td>
<td>0% / 0V</td>
<td>27</td>
<td>3.45</td>
<td>0%</td>
<td>25% / 2.03V</td>
</tr>
<tr>
<td>6</td>
<td>0.66</td>
<td>17%</td>
<td>0% / 0V</td>
<td>17</td>
<td>2.13</td>
<td>50%</td>
<td>0% / 0V</td>
<td>28</td>
<td>3.59</td>
<td>0%</td>
<td>30% / 2.14V</td>
</tr>
<tr>
<td>7</td>
<td>0.80</td>
<td>20%</td>
<td>0% / 0V</td>
<td>18</td>
<td>2.26</td>
<td>50%</td>
<td>0% / 0V</td>
<td>29</td>
<td>3.72</td>
<td>0%</td>
<td>35% / 2.24V</td>
</tr>
<tr>
<td>8</td>
<td>0.93</td>
<td>23%</td>
<td>0% / 0V</td>
<td>19</td>
<td>2.39</td>
<td>50%</td>
<td>0% / 0V</td>
<td>30</td>
<td>3.85</td>
<td>0%</td>
<td>40% / 2.36V</td>
</tr>
<tr>
<td>9</td>
<td>1.06</td>
<td>26%</td>
<td>0% / 0V</td>
<td>20</td>
<td>2.52</td>
<td>0%</td>
<td>0% / 0V</td>
<td>31</td>
<td>3.98</td>
<td>0%</td>
<td>45% / 2.46V</td>
</tr>
<tr>
<td>10</td>
<td>1.20</td>
<td>29%</td>
<td>0% / 0V</td>
<td>21</td>
<td>2.66</td>
<td>0%</td>
<td>0% / 1.5V</td>
<td>32</td>
<td>4.12</td>
<td>0%</td>
<td>50% / 2.56V</td>
</tr>
<tr>
<td>11</td>
<td>1.33</td>
<td>32%</td>
<td>0% / 0V</td>
<td>22</td>
<td>2.79</td>
<td>0%</td>
<td>0% / 1.5V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(Minimum of output duty indicates the value of output peak because this circuit has a soft switching function.)

The table shows the threshold voltage of each step. For example, when the VMI voltage is 0.3V, the result is "step 3" since it is in the range of 0.27V to 0.4V.

In case of setting step 0, connect VMI pin to IC’s GND directly. In case of setting step 32, VMI can be connected to VREG pin directly. In case of setting other steps, please generate the VMI voltage by resistor division from V_REG.

4.4. CT

The voltage of CT pin sets the lock protection time (T_ON) and auto restart interval time (T_OFF). It can also select enable or disable of the standby mode.

<table>
<thead>
<tr>
<th>Setting of CT pin</th>
<th>Voltage range (V_REG=5V)</th>
<th>Recommended setting</th>
<th>T_ON term [s]</th>
<th>T_OFF term [s]</th>
<th>Standby mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.73V to V_REG</td>
<td>Short to VREG</td>
<td>0.3</td>
<td>3.0</td>
<td>Invalid</td>
<td></td>
</tr>
<tr>
<td>3.20V to 3.72V</td>
<td>Pull-up to VREG with a resistor of 39kΩ</td>
<td>0.6</td>
<td>6.0</td>
<td>Invalid</td>
<td></td>
</tr>
<tr>
<td>2.67V to 3.18V</td>
<td>Pull-up to VREG with a resistor of 120kΩ</td>
<td>0.6</td>
<td>6.0</td>
<td>Valid</td>
<td></td>
</tr>
<tr>
<td>2.13V to 2.65V</td>
<td>Open</td>
<td>0.3</td>
<td>3.0</td>
<td>Valid</td>
<td></td>
</tr>
<tr>
<td>1.60V to 2.12V</td>
<td>Pull-down with a resistor of 75kΩ</td>
<td>0.3</td>
<td>6.0</td>
<td>Valid</td>
<td></td>
</tr>
<tr>
<td>0.55V to 1.58V</td>
<td>Pull-down with a resistor of 18kΩ</td>
<td>0.3</td>
<td>4.5</td>
<td>Valid</td>
<td></td>
</tr>
<tr>
<td>0V to 0.52V</td>
<td>Short to GND</td>
<td>Lock protection is invalid</td>
<td>Invalid</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The lock protection time can be selected from 0.3s or 0.6s. Please confirm that the motor can start up within the lock protection term when soft start is valid. Choose the auto restart interval time not to let the motor overheat during lock state. When CT pin is short-circuited to GND, lock protection and standby mode will disable.

In setting CT pin voltage, please use recommended pull-up / pull-down resistor. Accuracy of the resistor should be ±5% or more. It is not recommended to apply voltage to CT pin directly.
5. Output of pre-driver

5.1. High side pre-driver output

The high-side pre-driver output of the TC78B006 series is a constant current open-drain type. An example of the application circuit is shown as figure 5.1.

The gate drive voltage of Pch FET (\(V_{GP}\)) is the voltage between the gate and the source of the external Pch FET. This voltage is generated by R1. Determine R1 to make \(V_{GP}\) exceed the threshold voltage of the Pch FET enough. However, \(V_{GP}\) must not exceed the absolute maximum rating of the Pch FET.

![Application circuit example of drive external FETs (12V/24V power supply)](image)

For example, when \(R1=1\,\Omega\), \(V_{GP}\) can be calculated as follows,

\[
V_{GP} = R1 \times I_{OUTP(L)} = 1\,\Omega \times 11\,mA \text{ (typ.)} = 11V
\]

Since \(V_{GP}\) is generated by the voltage drop from the power supply, \(V_{GP}\) does not exceed \(VM\). When the power supply voltage is low, \(V_{GP}\) decreases. Make sure \(V_{GP}\) can exceed the threshold voltage of the Pch FET for low voltage application.

\(R2\) is used to reduce the power consumption of the IC.

When the power supply is 24V, the power consumption of the high side pre-driver can be calculated as follows,

\[
P_{OUTP} = (VM - (R1+R2) \times I_{OUTP(L)}) \times I_{OUTP(L)}
\]

\[= 143mW \text{ (} R1=1\,\Omega, R2=0\,\Omega \text{)}
\]

\[= 22mW \text{ (} R1=1\,\Omega, R2=1\,\Omega \text{)}
\]

Using appropriate \(R2\) can reduce the power consumption of the IC.
For high voltage application, for example VM=48V, an example of application circuit is shown as figure 5.2. Please use a transistor (Q1) to ensure the voltage applied to high-side pre-driver output will not exceed the absolute maximum rating.

5.2. Low side pre-driver output

The low side pre-driver output of the TC78B006 series is a push-pull type. An internal voltage regulator is used to generate the gate drive voltage \( V_{GN} \), which is the voltage between the gate and the source of the external Nch FET. The output voltage \( V_{OUTN(H)} \) of the internal regulator drops from 10V when the power supply voltage is 12V or less. And the output capability of the internal regulator drops dramatically when VM is within the range of 3.5 to 5.5V. Make sure \( V_{GN} \) can exceed the threshold voltage of the Nch FET for low voltage application.
6. Protection functions

The TC78B006 series incorporate the following protection functions. The IC or external circuit is not protected by any cases.

6.1. Lock protection

Lock protection monitors motor rotation by the hall signal and operates when the zero cross of the hall signal cannot be detected for a certain term \( T_{\text{ON}} \) or more. When lock protection operates, the high side FET is turned off in the term of \( T_{\text{ON}} \). Then, all FET are turned off. While the high side FET is turned off, the regenerative current is attenuated by low side regeneration.

The motor restarts after a certain term \( T_{\text{OFF}} \) from the lock protection operation. The output PWM duty starts from 20% if soft start is enabled.

Lock protection can be cleared when the voltage of TSP pin is set to low level for \( T_{\text{STOP}} \) (100ms (typ.)) or more, or the voltage of VSP pin is set to \( V_{\text{VSP (L)}} \) or less for \( T_{\text{VSP}} \) (10ms (typ.)) or more during lock protection term \( T_{\text{OFF}} \). After the lock protection is cleared, the motor operation restarts again without waiting for the end of the \( T_{\text{OFF}} \) term when TSP signal or VSP voltage is inputted.

Time of \( T_{\text{ON}} \) and \( T_{\text{OFF}} \) is set by CT pin. The lock protection can be set to disable when CT pin is connected to the ground directly.

6.2. Current limit

Current limit function turns off the high side external FET, when the current flowing through the motor is detected exceeding a certain threshold. The current limit threshold is determined by the shunt resistor \( R_F \) and the internal setting voltage.

\[
I_{\text{OUT}} = \frac{0.15V}{R_F} = \frac{0.15V}{0.1\Omega} = 1.5A
\]

To disable the current limit function, short OC pin to GND.

Please note the power consumption of the shunt resistor.

\[
P_R = 0.15V \times 0.15V / R_F = 0.15C \times 0.15V / 0.1\Omega = 0.225W
\]

Masking term of 1μs is provided for the measurement against the noise of \( R_F \) voltage signal. Even if \( R_F \) voltage exceeds 0.15V during masking term, the current limit circuit does not operate. A low-pass filter consisted of \( R_{OC} \) and \( C_{OC} \) can also be used to reduce the noise of \( R_F \) voltage signal. The ground of \( C_{OC} \) should be connected to the signal ground line, as same as the GND pin of the IC. The signal ground line should be separated from the power ground line through which large motor current flows. These two ground lines should be connected together on the GND pad of the PCB, where the power supply smoothing capacitor is placed.
6.3. Thermal shutdown (TSD)

The thermal shutdown circuit (TSD) operates when junction temperature ($T_J$) exceeds 165°C (typ.). Output is in PWM OFF state (both two high side external FETs are turned off, one low side FET is turned off while the other is kept on), until switching of the hall signal is detected for 3 times or its frequency is detected 5Hz or less. After that, all of external FETs are turned off. It has a hysteresis of 40°C (typ.). The operation resumes automatically when the temperature falls to 125°C (typ.) or less.

6.4. Under voltage lockout (UVLO)

The power supply voltage of VM is always monitored. When it falls to 2.9V (typ.) or less, it is recognized as low voltage and the circuit is turned off. The normal operation resumes when the voltage recovers to 3.2V (typ.) or more.

In normal operation, the voltage of VREG is also monitored. When it falls to 2.75V (typ.) or less, it is recognized as low voltage and the circuit is turned off. The normal operation resumes when the voltage recovers to 2.95V (typ.) or more.
7. Power consumption of the IC

The power consumption of the IC when it operates in standby mode can be estimated as follows,

$$ P_{\text{(stby)}} = V_M \times I_{VM\text{-ST}} $$

When VM=12V, $P_{\text{(stby)}} = 6mW$. When VM=24V, $P_{\text{(stby)}} = 12mW$.

The power consumption of the IC when it operates in normal mode can be estimated as follows,

$$ P_{\text{(norm)}} = P_{\text{(logic)}} + P_{\text{(reg)}} + P_{\text{(pre)}} $$

- **Power consumption of logic block**
  It can be estimated as follows,
  $$ P_{\text{(logic)}} = V_M \times I_{VM} $$
  When VM=12V, $P_{\text{(logic)}} = 54mW$. When VM=24V, $P_{\text{(logic)}} = 108mW$

- **Power consumption of internal regulator**
  When using internal regulator output of $V_{\text{REG}}$ as power supply of external parts, such as hall element, the power consumption can be estimated as follows,
  $$ P_{\text{(reg)}} = (V_M - 5V) \times I_{\text{VREG}} $$
  In case of assuming total output current $I_{\text{VREG}}$ is 5mA,
  when VM=12V, $P_{\text{(reg)}} = 35mW$. When VM=24V, $P_{\text{(reg)}} = 95mW$

- **Power consumption of pre-driver output**
  It can be estimated as follows,
  $$ P_{\text{(pre)}} = V_{\text{OUTP(L)}} \times I_{\text{OUTP(L)}} \times \text{Duty} $$
  $V_{\text{OUTP(L)}}$: Remain voltage on high side pre-driver output when external Pch FET is turned on
  $I_{\text{OUTP(L)}}$: Sink current of high side pre-driver output
  Duty: Output PWM duty
  In case of assuming $V_{\text{OUTP(L)}}$ is 1V, and output PWM duty is 100% without soft switching, $P_{\text{(pre)}} = 11mW$
  Soft switching function changes the output PWM duty gradually before and after the switching of the conduction phase. Therefore, when the peak of output PWM duty is the same, the power consumption of the pre-driver output with soft switching becomes less than that without soft switching.

- **Total power consumption of the IC**
  By accumulating the above results, the total power consumption of the IC is as follows,
  When VM=12V, $P_{\text{(norm)}} = 100mW$. When VM=24V, $P_{\text{(norm)}} = 214mW$.

The junction temperature of the IC can be estimated as follows,

<table>
<thead>
<tr>
<th>VM=12V</th>
<th>$P_{\text{(norm)}} = 100mW$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_a(°C)$</td>
<td>$T_j(°C)$</td>
</tr>
<tr>
<td>-----------------</td>
<td>-----------------</td>
</tr>
<tr>
<td>0</td>
<td>13</td>
</tr>
<tr>
<td>25</td>
<td>38</td>
</tr>
<tr>
<td>60</td>
<td>73</td>
</tr>
<tr>
<td>85</td>
<td>98</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>VM=24V</th>
<th>$P_{\text{(norm)}} = 214mW$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_a(°C)$</td>
<td>$T_j(°C)$</td>
</tr>
<tr>
<td>-----------------</td>
<td>-----------------</td>
</tr>
<tr>
<td>0</td>
<td>28</td>
</tr>
<tr>
<td>25</td>
<td>53</td>
</tr>
<tr>
<td>60</td>
<td>88</td>
</tr>
<tr>
<td>85</td>
<td>113</td>
</tr>
</tbody>
</table>

Note: $T_a$: ambient temperature. $T_j$: junction temperature

Thermal resistance $R_{th(j-a)}$ is for reference. The value depends on PCB conditions.
When VM is high, reducing the power consumption of the internal regulator can help reducing the total power consumption. Using VM as the power supply of the hall element is useful to reduce the power consumption of the internal regulator.

Please design heat dissipation with enough margins after evaluating the thermal design for the board by referring to the above calculated values.
8. Notes in designing PCB

Please pay attention to the followings in designing PCB layout.

- Power and GND lines are made as wide as possible to reduce impedance.
- Output lines from the external FET are made as wide as possible.
- Smoothing capacitors are placed as close as possible to the IC pins and FETs, respectively.
- The GND pin of the IC should be connected to the signal ground. The ground of FET should be connected to the power ground. These two grounds should be connected to a common grounding point not to have common impedance. Please place a smoothing capacitor to the common ground.
- For QFN package, heat generated in the IC can be dissipated efficiently by releasing it from the thermal pad on the bottom of the IC to the GND pattern of the board. Therefore, please secure GND pattern area near the IC as much as possible. In the case of a multilayer board, please place a thermal via to reduce the thermal resistance between layers.

In designing board, the land pattern size for reference is shown below.

<table>
<thead>
<tr>
<th>P-WQFN16-0303-0.50-002</th>
<th>SSOP16-P-225-0.65B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unit: mm</td>
<td></td>
</tr>
<tr>
<td>2.3</td>
<td>4.15</td>
</tr>
<tr>
<td>1.8</td>
<td></td>
</tr>
<tr>
<td>1.8</td>
<td>0.65</td>
</tr>
<tr>
<td>0.55</td>
<td>1.45</td>
</tr>
<tr>
<td>0.5</td>
<td></td>
</tr>
<tr>
<td>0.3</td>
<td></td>
</tr>
<tr>
<td>0.3</td>
<td></td>
</tr>
</tbody>
</table>

Cautions
- As long as there is no indication in particular, the unit of the size is a millimeter.
- The figures are for reference according to JEITA ET-7501 Level 3.
  The accuracy of figures and information, and completeness are not guaranteed.
- Please evaluate various conditions (soldering conditions etc.) enough, and adjust them in a customer’s responsibility.
- The figures of this document do not show actual form or size correctly. Please do not design estimating the size by measurement etc. with the value from figures.
- In designing and using, please confirm the newest information and the operation manual of this product and follow them.
Notes on Contents

1. Block Diagrams
   Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

2. Equivalent Circuits
   The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

3. Timing Charts
   Timing charts may be simplified for explanatory purposes.

4. Application Circuits
   The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage. Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

5. Test Circuits
   Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

IC Usage Considerations

Notes on handling of ICs

[1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

[2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.

[3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition. Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.

[4] Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion. In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.
Points to remember on handling of ICs

(1) Over current Protection Circuit
Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the over current protection circuits operate against the over current, clear the over current status immediately. Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

(2) Thermal Shutdown Circuit
Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately. Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

(3) Heat Radiation Design
In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (T\text{J}) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

(4) Back-EMF
When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.
RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively “TOSHIBA”), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively “Product”) without notice.

- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA’s written permission, reproduction is permissible only if reproduction is without alteration/omission.

- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the “TOSHIBA Semiconductor Reliability Handbook” and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS’ PRODUCT DESIGN OR APPLICATIONS.

- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT (“UNINTENDED USE”). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.

- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.