

September, 2017

# Datasheet Correction: TMPM46BF10

We would like to inform customers the corrections of the following datasheets. If you have any questions or require any further information, please contact your local sales office.

### 1. Products

TMPM46BF10FG

### 2. Data sheet

TMPM46BF10FG\_datasheet\_en\_20151112.pdf

### 3. Correction

### [Crrection(1)]

• Section number: 6.2.3 CGOSCCR (Oscillation control register) --- Page 46

### = Before correction =

|   | Bit   | Bit Symbal | Туре | 機能                                                                                                       |
|---|-------|------------|------|----------------------------------------------------------------------------------------------------------|
|   | 31-20 | WUPT[11:0] | R/W  | Warm-up counter setup value.<br>Setup the 16-bit timer for warm-up timer of upper 12-bits counter value. |
| 工 |       |            |      |                                                                                                          |
| Т |       |            |      |                                                                                                          |
|   | 13-11 | -          | R    | Read as "0".                                                                                             |

# = After correction =

| Bit   | Bit Symbal | Туре | 機能                                                                                                    |
|-------|------------|------|-------------------------------------------------------------------------------------------------------|
| 31-20 | WUPT[11:0] | R/W  | Warm-up counter setup value. Setup the 16-bit timer for warm-up timer of upper 12-bits counter value. |
|       |            |      |                                                                                                       |
| 13    | -          | R    | Read as "0".                                                                                          |
| 12    | -          | R/W  | Write as "0".                                                                                         |
| 11    | -          | R    | Read as "0".                                                                                          |
|       |            |      |                                                                                                       |

# TOSHIBA

# Leading Innovation >>>

# [Crrection(2)]

• Section number: 11.1 Outline --- Page 205

• Correction part: Table 11-2

### = Before correction =

| Memory         |                      |                |                     |   |  |  |  |
|----------------|----------------------|----------------|---------------------|---|--|--|--|
|                |                      | Bl ock         |                     |   |  |  |  |
| Memory size    | The number of blocks | Size<br>(byte) | The number of pages |   |  |  |  |
| 1 GB           | 1024                 | 128K + 4K      | - 64                |   |  |  |  |
| (128M x 8 bit) | 1024                 | 128K + 8K      |                     |   |  |  |  |
| 2GB            | 2048                 | 128K + 4K      |                     | П |  |  |  |
| (256M x 8 bit) |                      | 128K + 8K      |                     | П |  |  |  |
| 4GB            |                      | 256K + 14K     |                     | П |  |  |  |
| (512M x 8 bit) |                      | 256K + 16K     | ]                   | ı |  |  |  |

# = After correction =

|                      |                      |                 | Memory                        | spe |
|----------------------|----------------------|-----------------|-------------------------------|-----|
|                      |                      | Bl ock          |                               |     |
| Memory size<br>(bit) | The number of blocks | Si ze<br>(byte) | The num-<br>ber of pa-<br>ges |     |
| 1 G                  | 1024                 | 128K + 4K       | 64                            | П   |
| (128M x 8 bit)       |                      | 128K + 8K       |                               |     |
| 2 G                  | 2048                 | 128K + 4K       |                               |     |
| (256M x 8 bit)       |                      | 128K + 8K       |                               |     |
| 4G                   | 2048                 | 256K + 14K      |                               |     |
| (512M x 8 bit)       |                      | 256K + 16K      |                               | Ш   |

# [Crrection(3)]

Section number : 18.6.2.2 Clock Selection Circuit --- Page 464

• Correction part : (2) Transfer clock in the UART mode

### = Before correction =

Baud rate calculation

Transfer rate =  $\frac{\text{Clock frequency selected by CGSYSCR} < PRCK[1:0] >}{(\underline{TBxRG1 \times 2}) \times \underline{2} \times 16}$   $\begin{array}{c} & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\$ 

## = After correction =

Baud rate calculation

Transfer rate = Clock frequency selected by CGSYSCR<PRCK[2:0]>

(TBxRG1 x 2) x 2 x 16

In the case the timer prescaler clock ΦT1
(2divition ratio) is selected.

One clock cycle is a period that the timer flip-flop is inverted twice.



# Leading Innovation >>>

# [Crrection(4)]

• Section number : 26.1.4 Memory Map --- Page 655

• Correction part : The note of the table.

# = Before correction =

| Product      | Flash<br>size | RAM<br>size | Flash address                                                                                                                                     | RAMaddress                 |
|--------------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TMPM46BF10FG | 1024 KB       | 514KB       | 0x0000_0000 to 0x000F_FFFF (Single chip mode) 0x5E00_0000 to 0x5E0F_FFFF (Single dhip mode(mirror)) 0x5E00_0000 to 0x5E0F_FFFF (Single boot mode) | 0x2000_0000 to 0x2008_07FF |

Note:In 1024KB product, there is a common memory area for ID and password (0x5E17\_FFF0 to 0x5E17\_FFFF).

# = After correction =

| Product      | Flash<br>size | RAM<br>size | Flash address                                                                                                                                     | RAM address                |
|--------------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TMPM46BF10FG | 1024 KB       | 514KB       | 0x0000_0000 to 0x000F_FFFF (Single chip mode) 0x5E00_0000 to 0x5E0F_FFFF (Single dhip mode(mirror)) 0x5E00_0000 to 0x5E0F_FFFF (Single boot mode) | 0x2000_0000 to 0x2008_07FF |

# [Crrection(5)]

• Section number : 26.3.3 Restrictions on Built-in Memories --- Page 691

• Correction part : Table 26-15

### = Before correction =

| Memory                   | Restrictions                                                                                                                                                                       |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                          |                                                                                                                                                                                    |  |  |
| Internal Flash<br>memory | The follow ing addresses are assigned for storing softw are ID information and passow erds.  Should not use the follow ing address for program storage.  0x5E00_03F0 ~ 0x5E00_03FF |  |  |

### = After correction =

| Memory                   | Restrictions                                                                                                                                                                       |  |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                          |                                                                                                                                                                                    |  |  |  |
| Internal Flash<br>memory | The follow ing addresses are assigned for storing software ID information and passow erds.  Should not use the follow ing address for program storage.  0x5E0F_FFF0 to 0x5E0F_FFFF |  |  |  |



# [Crrection(6)]

• Section number : 26.3.5.3 Password Determination --- Page 695

#### = Before correction =

| Area                                 | Address                            |  |  |  |
|--------------------------------------|------------------------------------|--|--|--|
| Examination of necessity of password | 0x5E00_03F0 (1byte)                |  |  |  |
| Password                             | 0x5E00_03F4 ~ 0x5E00_03FF (12byte) |  |  |  |

### = After correction =

| Area                                 | Address                            |
|--------------------------------------|------------------------------------|
| Examination of necessity of password | 0x5E0F_FFF0 (1byte)                |
| Password                             | 0x5E0F_FFF4 ~ 0x5E0F_FFFF (12byte) |

# [Crrection(7)]

• Section number : 29.4 12-bit AD Converter Electrical Characteristics --- Page 734

### = Before correction =

| Parameter                    | Symbol          | Condition | Min.      | Тур. | Max.  | Unit |
|------------------------------|-----------------|-----------|-----------|------|-------|------|
| Analog reference voltage (+) | AVDD3/<br>VREFH | -         | AVDD3-0.3 | -    | AVDD3 | V    |
|                              |                 |           |           |      |       |      |

### = After correction =

| Parameter                    | Symbol           | Condition | Min.               | Тур. | Max.         | Unit |
|------------------------------|------------------|-----------|--------------------|------|--------------|------|
| Analog reference voltage (+) | AVDD3<br>(VREFH) | -         | AVDD3(VREFH) - 0.3 | -    | AVDD3(VREFH) | V    |
|                              |                  |           |                    |      |              |      |

### 4. Other

•Important notices in the past

Please refer to the following on the TMPM46BF10FG website.

- Datasheet Correction: Asynchronous-serial-communication interface(UART)
- Datasheet Correction: AD converter (1)