

# TOSHIBA Bi-CMOS Integrated Circuit Silicon Monolithic

# **TB62781FNG**

#### 9-Channel Constant-Current LED Driver of the 3.3-V and 5-V Power Supply Voltage Operation

The TB62781FNG is a constant-current driver designed for LED and LED display lighting.

This product incorporates 7-bit PWM dimming controllers and 9 channels of constant-current drivers. 9 constant-current drivers are divided into three blocks, and each block can be independently adjusted by the relevant external resistor.

This IC is controlled using the SDA and SCLK input signals, and capable of high-speed data transfers.

This product can be set addresses with ID setting pins. (Up to 64 addresses can be controlled independently.)

High-speed transferring is capable by applying Bi-CMOS process. This product operates with a supply voltage of 3.3 V or 5 V.



Weight: 0.10 g (typ.)

# 1. Features

- Power supply voltage: Vcc =3.3 V/5 V
- Maximum output current capability: 80 mA (max) × 9 channels
- Constant-current characteristics setting range: 5 to 40 mA
- Output voltage at constant-current drive: 0.4 V (min, Iout = 5 to 40 mA)
- Designed for common-anode LEDs
- The input interface is controlled by the SDA and SCLK signal lines
- Built-in thermal shutdown (TSD)
- Logical input and output: 3.3-V and 5-V CMOS interfaces (Schmitt trigger input)
- Maximum output voltage: 28 V
- Incorporating PWM control circuitry: Provides 7-bit PWM control.
- Driver identification: Up to 64 driver ICs can be controlled individually.
- Operating temperature range:  $T_{opr} = -40$  to  $85^{\circ}C$
- Package: SSOP20-P-225-0.65A

#### • Constant-current accuracy

| Condition                                      | Constant-current accuracy between channels | Constant-current accuracy between ICs |
|------------------------------------------------|--------------------------------------------|---------------------------------------|
| Output voltage: 0.4 V<br>Output current: 15 mA | ± 3.0 %                                    | ± 6.0 %                               |



# 2. Pin Assignment (Top View)



# 3. Block Diagram





# 4. Pin Description

| Pin<br>Number | Symbol | Description                                                                                |
|---------------|--------|--------------------------------------------------------------------------------------------|
| 1             | RESET  | Reset signal input pin (Setting this pin High resets internal data.) (Note)                |
| 2             | SDA    | Serial data input pin                                                                      |
| 3             | SCLK   | Serial data transfer clock input pin                                                       |
| 4             | ID0    | ID configuration pin (Note)                                                                |
| 5             | ID1    | ID configuration pin (Note)                                                                |
| 6             | ID2    | ID configuration pin (Note)                                                                |
| 7             | Rext-R | External resistor connection pin for output current configuration (/OUTR0, /OUTR1, /OUTR2) |
| 8             | Rext-G | External resistor connection pin for output current configuration (/OUTG0, /OUTG1, /OUTG2) |
| 9             | Rext-B | External resistor connection pin for output current configuration (/OUTB0, /OUTB1, /OUTB2) |
| 10            | GND    | Ground pin                                                                                 |
| 11            | /OUTR0 | Constant-current output pin (Open-collector type)                                          |
| 12            | /OUTG0 | Constant-current output pin (Open-collector type)                                          |
| 13            | /OUTB0 | Constant-current output pin (Open-collector type)                                          |
| 14            | /OUTR1 | Constant-current output pin (Open-collector type)                                          |
| 15            | /OUTG1 | Constant-current output pin (Open-collector type)                                          |
| 16            | /OUTB1 | Constant-current output pin (Open-collector type)                                          |
| 17            | /OUTR2 | Constant-current output pin (Open-collector type)                                          |
| 18            | /OUTG2 | Constant-current output pin (Open-collector type)                                          |
| 19            | /OUTB2 | Constant-current output pin (Open-collector type)                                          |
| 20            | Vcc    | Supply voltage input pin                                                                   |

Note: After releasing the reset, make sure to perform the ID setting (Slave setting).

# 5. Equivalent Circuits for Inputs and Outputs

# SDA pin (2pin),and SCLK pin (3pin)



# Constant-current output pin (11pin to 19pin)



# **RESET pin (1pin)**



# ID0, ID1, and ID2 pin





# 6. Programming the TB62781FNG

The TB62781FNG can be programmed by DATA (2pin, SDA) and CLK (3pin, SCLK) pins.

The TB62781FNG should be programmed using one of the following formats: (1) Serial Packet Format in Normal Programming Mode or (3) Serial Packet Format in Special Mode.

# (1) Serial Packet Format in Normal programming Mode

<Typical>

| Start command [11111111] | Slave address<br>8 bits | Sub address<br>(channel selecting)<br>8 bits | Data byte<br>(PWM configuration)<br>8 bits | Period command<br>[10000001] |
|--------------------------|-------------------------|----------------------------------------------|--------------------------------------------|------------------------------|
|--------------------------|-------------------------|----------------------------------------------|--------------------------------------------|------------------------------|

#### (2) Data settings

#### a) Slave address

Input voltage and logic states of the ID0, ID1, and ID2 pins are determined as follows.

(MSB = 0, and LSB (except of all selection) = 0)

Vcc="11", 2/3Vcc="10", 1/3Vcc="01", GND="00"

| Slave address | ID2    | ID1    | ID0    |
|---------------|--------|--------|--------|
| 00000000      | GND    | GND    | GND    |
| 0000010       | GND    | GND    | 1/3Vcc |
| 00000100      | GND    | GND    | 2/3Vec |
| 00000110      | GND    | GND    | Vcc    |
| 00001000      | GND    | 1/3Vcc | GND    |
| 00001010      | GND    | 1/3Vcc | 1/3Vcc |
| 00001100      | GND    | 1/3Vcc | 2/3Vcc |
| 00001110      | GND    | 1/3Vcc | Vcc    |
| 00010000      | GND    | 2/3Vcc | GND    |
| 00010010      | GND    | 2/3Vcc | 1/3Vcc |
| 00010100      | GND    | 2/3Vcc | 2/3Vcc |
| 00010110      | GND    | 2/3Vcc | Vcc    |
| 00011000      | GND    | Vcc    | GND    |
| 00011010      | GND    | Vcc    | 1/3Vec |
| 00011100      | GND    | Vcc    | 2/3Vec |
| 00011110      | GND    | Vcc    | Vcc    |
| 00100000      | 1/3Vcc | GND    | GND    |
| 00100010      | 1/3Vcc | GND    | 1/3Vcc |
| 00100100      | 1/3Vcc | GND    | 2/3Vec |
| 00100110      | 1/3Vcc | GND    | Vcc    |
| 00101000      | 1/3Vcc | 1/3Vcc | GND    |
| 00101010      | 1/3Vcc | 1/3Vcc | 1/3Vcc |
| 00101100      | 1/3Vcc | 1/3Vcc | 2/3Vcc |
| 00101110      | 1/3Vcc | 1/3Vcc | Vcc    |
| 00110000      | 1/3Vcc | 2/3Vcc | GND    |
| 00110010      | 1/3Vcc | 2/3Vcc | 1/3Vcc |
| 00110100      | 1/3Vcc | 2/3Vcc | 2/3Vec |
| 00110110      | 1/3Vcc | 2/3Vcc | Vcc    |
| 00111000      | 1/3Vcc | Vcc    | GND    |
| 00111010      | 1/3Vcc | Vec    | 1/3Vcc |
| 00111100      | 1/3Vcc | Vec    | 2/3Vec |
| 00111110      | 1/3Vcc | Vec    | Vec    |
| 01000000      | 2/3Vcc | GND    | GND    |
| 01000010      | 2/3Vcc | GND    | 1/3Vec |
| 01000100      | 2/3Vcc | GND    | 2/3Vcc |
| 01000110      | 2/3Vcc | GND    | Vcc    |
| 01001000      | 2/3Vcc | 1/3Vcc | GND    |
| 01001010      | 2/3Vcc | 1/3Vcc | 1/3Vcc |

4



| 01001100 | 2/3Vcc        | 1/3Vcc | 2/3Vcc |  |  |  |
|----------|---------------|--------|--------|--|--|--|
| 01001110 | 2/3Vcc        | 1/3Vcc | Vcc    |  |  |  |
| 01010000 | 2/3Vcc        | 2/3Vcc | GND    |  |  |  |
| 01010010 | 2/3Vcc        | 2/3Vcc | 1/3Vcc |  |  |  |
| 01010100 | 2/3Vcc        | 2/3Vcc | 2/3Vcc |  |  |  |
| 01010110 | 2/3Vcc        | 2/3Vcc | Vcc    |  |  |  |
| 01011000 | 2/3Vcc        | Vcc    | GND    |  |  |  |
| 01011010 | 2/3Vcc        | Vcc    | 1/3Vcc |  |  |  |
| 01011100 | 2/3Vcc        | Vcc    | 2/3Vcc |  |  |  |
| 01011110 | 2/3Vcc        | Vcc    | Vcc    |  |  |  |
| 01100000 | Vcc           | GND    | GND    |  |  |  |
| 01100010 | Vcc           | GND    | 1/3Vcc |  |  |  |
| 01100100 | Vcc           | GND    | 2/3Vcc |  |  |  |
| 01100110 | Vcc           | GND    | Vcc    |  |  |  |
| 01101000 | Vcc           | 1/3Vcc | GND    |  |  |  |
| 01101010 | Vcc           | 1/3Vcc | 1/3Vcc |  |  |  |
| 01101100 | Vcc           | 1/3Vcc | 2/3Vcc |  |  |  |
| 01101110 | Vcc           | 1/3Vcc | Vcc    |  |  |  |
| 01110000 | Vcc           | 2/3Vcc | GND    |  |  |  |
| 01110010 | Vcc           | 2/3Vcc | 1/3Vcc |  |  |  |
| 01110100 | Vcc           | 2/3Vcc | 2/3Vcc |  |  |  |
| 01110110 | Vcc           | 2/3Vcc | Vcc    |  |  |  |
| 01111000 | Vcc           | Vcc    | GND    |  |  |  |
| 01111010 | Vcc           | Vcc    | 1/3Vcc |  |  |  |
| 01111100 | Vcc           | Vcc    | 2/3Vcc |  |  |  |
| 01111110 | Vcc           | Vcc    | Vcc    |  |  |  |
| 0XXXXXX1 | All selection |        |        |  |  |  |

#### b) Sub address

Output channel setting, All channels setting or Special mode setting can be set.

In output channel setting, a channel which defines PWM configration is selected. In all channels setting, PWM is configured for all channels. In Special mode setting, it is set according to the description of page

6. (MSB and LSB must be set 0.)

| 7bit | 6bit | 5bit | 4bit | 3bit | 2bit | 1bit | 0bit | Channel setting        |  |
|------|------|------|------|------|------|------|------|------------------------|--|
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | /OUTR0                 |  |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | /OUTG0                 |  |
| 0    | 0    | 0    | 0    | 0    | 1    | 1    | 0    | /OUTB0                 |  |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | /OUTR1                 |  |
| 0    | 0    | 0    | 0    | 1    | 0    | 1    | 0    | /OUTG1                 |  |
| 0    | 0    | 0    | 0    | 1    | 1    | 0    | 0    | /OUTB1                 |  |
| 0    | 0    | 0    | 0    | 1    | 1    | 1    | 0    | /OUTR2                 |  |
| 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | /OUTG2                 |  |
| 0    | 0    | 0    | 1    | 0    | 0    | 1    | 0    | /OUTB2                 |  |
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | All channels selection |  |
| 0    | 1    | 1    | 0    | 0    | 0    | 0    | 0    | Special mode           |  |

#### c) Data bytes (PWM configuration)

Data bytes set PWM dimming. (LSB must be set 0.)

| 7bit | 6bit | 5bit | 4bit | 3bit | 2bit | 1bit | 0bit | PWM dimming (reference) |
|------|------|------|------|------|------|------|------|-------------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0/127 (default)         |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1/127                   |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 2/127                   |
|      |      |      |      |      |      |      |      | omitted                 |
| 1    | 1    | 1    | 1    | 1    | 1    | 0    | 0    | 126/127                 |
| 1    | 1    | 1    | 1    | 1    | 1    | 1    | 0    | 127/127                 |

Note: Any data other than those specified above must not be programmed.



#### (3) Serial Packet Format in Special Mode

When data of 01100000 is input to the sub address, the operation moves to the special mode where all channels are selected in order. Data of 9 channels should be input.

(If data of more than 9 channels are provided, the 10th and subsequent data are treated as invalid. If data of less than 9 channels are provided, those data are written to the channels in order and the remaining channels retain the previous data.)

To return to the normal mode, input data from the start command (all "H" 8 bits). In case of using this mode configuration, volume data can be omitted.

| Start                 | Slave   | Sub address                       | Data  | Period                |
|-----------------------|---------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|
| command<br>[11111111] | address | (Special mode setting) [01100000] | OUTR0 | OUTG0 | OUTB0 | OUTR1 | OUTG1 | OUTB1 | OUTR2 | OUTG2 | OUTB2 | command<br>[10000001] |

#### (4) Input example of data setting

a) In case PWM 127/127 (100% ON) are configured to all channels of slave address 00h.

| Start command (11111111)   | Slave address<br>(00000000) | Sub address(R0)<br>(00000010) | Data bytes<br>(11111110) | Sub address(G0)<br>(00000100) | Data bytes<br>(11111110) | Sub address(B0) (00000110) | Data bytes<br>(11111110) | _ |
|----------------------------|-----------------------------|-------------------------------|--------------------------|-------------------------------|--------------------------|----------------------------|--------------------------|---|
| Sub address(R1) (00001000) | Data bytes<br>(1111110)     | Sub address(G1)<br>(00001010) | Data bytes<br>(11111110) | Sub address(B1) (00001100)    | Data bytes<br>(1111110)  | Sub address(R2) (00001110) | Data bytes<br>(11111110) |   |
| Sub address(G2)            |                             | Sub address(B2)               | Data bytes               | Period command                | 1                        | (00000)                    | ()                       |   |
| (00001000)                 | (11111110)                  | (00010010)                    | (11111110)               | (10000001)                    |                          |                            |                          |   |

b) In case PWM 127 /127 (100% ON) are configured to only /OUTR0 pin and /OUTB2 pin of slave address 02h.

| Start command | Slave address | Sub address(R0) | Data bytes | Sub address(B2) | Data bytes | Period command |
|---------------|---------------|-----------------|------------|-----------------|------------|----------------|
| (11111111)    | (0000010)     | (00000010)      | (11111110) | (00010010)      | (11111110) | (10000001)     |

Output pins other than /OUTR0 and /OUTB2 pins in the above configuration, which have already completed data setting, continue to output prior data. (In case of changing only outputting data which is required to be changed, this configuration is valid.)





Note: Data are transferred by synchronizing the period command (10000001) with the internal PWM counter (max). Therefore, after input the period command, when data are input before the internal counter value is maximum, the input data after the period command input are not accepted. In order to set data to the same ID (IC), next data should be input after input of the period command and elapsing 3 ms (128 internal PWM clocks). However, if data are set to the different ID, the interval of 3 ms (128 internal PWM clocks) is unnecessary.



#### (6) Example of data input to the same ID

a) When data A is input up to the rising edge of 127th internal PWM clock



Data A output starts at the rising edge of 0th internal PWM clock.

The input is invalid from the rising edge of 127th internal PWM clock to the rising edge of 0th internal PWM clocks which is just after these 127th PWM clock.

b) When data A is input after the rising edge of 127th internal PWM clock



Data A output does not start at the rising edge of 0th internal PWM clock just after inputting data A. Data A starts to output at the next rising edge of 0th internal PWM clock.

Inputting is invalid from the data A (period) input to the rising edge of after the next 0th internal PWM clocks.

c) When data B is input after starting output of pattern 1



Data A output starts at the rising edge of 0th internal PWM clock just after the data A is input.

Data B output starts at the next rising edge of 0th internal PWM clock which is just after the data B input.

Inputting is invalid in the following term.

From the rising edge of 127th internal PWM clock which is just after the Data A is input to the rising edge of 0th internal PWM clock which is just after this 127th clock.

From the rising edge of 127th internal PWM clock which is just after the Data B input to the rising edge of 0th internal PWM clock which is just after this 127th clock.

Pay attention that the IC does not operate according to the configuration while the following patterns (patterns 4 and 5) are input.

d) When Data B is input until the output of the pattern2 starts



Inputting is invalid from the data A (period) input to the rising edge of the second internal clock. So, data B is invalid and data A is output.

8

2018-04-19





Data A output does not start at the rising edge of 0th internal clock which is just after the data A input. Data B output starts at the next rising edge of 0th internal PWM clock which is just after the data B input.

- (7) Example of data input to the different ID
  - a) When Data B is input to Slave=02h just after Data A is input to Slave=00h



Both Data A and Data B are output at the rising edge of 0th PWM clock just after inputting Data A and Data B.

Pay attention that the IC does not operate according to the configuration while following patterns (pattern 7 and 8) are input.

b) When the period command after inputting Data A to slave=00h is missed or omitted, or when the period command after inputting Data B to slave=02h is missed or omitted



 $\ensuremath{\text{Data}}\xspace A$  is output. However,  $\ensuremath{\text{Data}}\xspace B$  is not output.

c) When the start command is input after inputting Data B of Pattern7



Data A is output. However, Data B is not output.



### 7. Power-On Reset (POR)

This function works for preventing malfunction by resetting all IC internal data and returning default settings at power-on. The POR circuit operates only when Vcc rises from 0 V. To re-activated POR, Vcc should be set to 0 V. The internal hold voltage is ensured after Vcc reaches 3.0 V or more.



# 8. Thermal Shutdown (TSD)

When the IC internal temperature reaches 150°C, the thermal shutdown circuit operates and all constant current outputs are turned off. When the temperature falls, the constant current outputs restart.

10

TSD operating temperature: 150°C to 180°C

TSD release temperature: 30°C below TSD operating temperature

2018-04-19

<sup>\*</sup>Please avoid positively using TSD because TSD is a detecting function of the product.



### 9. Precautions on Setting

1. External resistors for specifying the LED driving current (Rext-R, Rext-G, and Rext-B)

External resistors should be separately connected to the Rext-R, Rext-G and Rext-B pins. Three resistors must not be collected as one resister. If they are collected, current error is generated in each RGB.

#### 2. External resistors for ID configuration

The total resistance value of three external resistors used for specifying a device ID (which are connected between Vcc and GND) should be about 30 k $\Omega$  or lower.

#### 3. ID configuration sequence

ID configuration can be performed after POR is released upon powering on. However, to avoid false operation of the ID configuration, transient input signals of less than two clock cycles of the reference clock for the internal oscillator are not accepted.



Care should be taken during the period between the POR released timing and the timing when power supply has reached the rated Vcc voltage.

#### 4. ID configuration

Make sure to set IDs after releasing reset condition.

#### 5. Data configuration

Do not input the data which is not on the list of the data configuration table in page 4 and 5.

#### 6. Special mode

Data which corresponds to 9 channels should be input. If data of more than 9 channels are provided, the 10th and subsequent data are treated as invalid. If data of less than 9 channels are provided, those data are written to the channels in order and the remaining channels retain the previous data.

#### 7. Timing of data configuration

In order to set data to the same slave address, next data should be input after 3ms which corresponds to 128 internal PWM clocks is passed since the period command is input. However, in order to set data to the different slave address, terminal of 3 ms which corresponds to 128 internal PWM clocks should not be taken.



### 10. State Transition Diagram



# TSD Mode (Thermal ShutDown)

When the die temperature exceeds the TSD trip threshold temperature, all the outputs are disabled, while internal data is retained.



# 11. Absolute Maximum Rating (Ta= 25°C)

| Characteristics               | Symbol           | Rating                    | Unit  |
|-------------------------------|------------------|---------------------------|-------|
| Supply voltage                | Vcc              | 6.0                       | V     |
| Input voltage                 | VIN              | -0.3 to Vcc + 0.3 (Note1) | V     |
| Output current                | lout             | 85                        | mA/ch |
| Output voltage                | Vout             | -0.3 to 29                | V     |
| Power dissipation             | Pd               | 1.02 (Note2,3)            | W     |
| Saturation thermal resistance | Rth (j-a)        | 122 (Note2)               | °C/W  |
| Operating temperature range   | T <sub>opr</sub> | -40 to 85                 | °C    |
| Storage temperture range      | T <sub>stg</sub> | -55 to 150                | °C    |
| Maximum junction tempreture   | Tj               | 150                       | °C    |

Note 1: Do not exceed 6.0 V.

Note 2: When mounted on a PCB (76.2  $\times$  114.3  $\times$  1.6 mm; Cu = 30%; 35- $\mu$ m thickness; SEMI-compliant)

Note 3: Power dissipation is the value obtained by subtracting the reciprocal (1/Rth (j-a)) of the saturated thermal resistance value every time the ambient temperature exceeds 25°C by 1°C.

# 12. Operating Condition (Ta= -40 to 85°C, Unless Otherwise Specified)

| Characteristics         | Symbol           | Test Condition       | Min            | Тур.       | Max            | Unit  |
|-------------------------|------------------|----------------------|----------------|------------|----------------|-------|
| Supply voltage          | Vcc              | _                    | 3              | _          | 5.5            | V     |
| Output voltage          | Vout(on)         | All outputs          | 0.4            | _          | 4              | V     |
| Constant output current | lout             | All outputs          | 5              | _          | 40             | mA/ch |
|                         | VIH              | CDA CCIV and DECET   | 0.7 ×<br>Vcc   | _          | Vcc            |       |
| Input voltage           | VIL              | SDA, SCLK, and RESET | GND            | _          | 0.3 ×<br>Vcc   |       |
|                         | V <sub>ID0</sub> |                      | 0              | _          | 0.3            | V     |
|                         | VID1             |                      | 1/3Vcc<br>-0.3 | 1/3<br>Vcc | 1/3Vcc<br>+0.3 |       |
|                         | V <sub>ID2</sub> | ID0, ID1, and ID2    | 2/3Vcc<br>-0.3 | 2/3<br>Vcc | 2/3Vcc<br>+0.3 |       |
|                         | V <sub>ID3</sub> |                      | Vcc<br>-0.3    | _          | Vcc            |       |
| SCLK clock frequency    | fCLK             | SCLK Note 4          | _              | _          | 10             | MHz   |
| Data setup time         | tSU;DAT          | SDA-SCLK (Note 4)    | 10             | _          | _              |       |
| Data hold time          | tHD;DAT          | SCLK-SDA (Note 4)    | 10             |            | _              |       |
| "L" term of SCLK clock  | tLOW             | SCLK (Note 4)        | 50             | _          | _              | ns    |
| "H" term of SCLK clock  | tHIGH            | SCLK (Note 4)        | 50             | _          | _              |       |

Note 4: Please refer to the following timing chart.



13



# 13. Electrical Characteristics (Ta= 25°C, Vcc=4.5 to 5.5V, Unless Otherwise Specified)

| Characteristics                                                    | Symbol             | Test<br>circuit | Test condition                                                                                                                 | Min   | Тур. | Max   | Unit |
|--------------------------------------------------------------------|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Output current                                                     | I <sub>OUT1</sub>  | 4               | $V_{OUT} = 0.4 \text{ V}, R_{EXT} = 1.2 \text{ k}\Omega$ $V_{CC} = 5 \text{ V},$                                               | 12.69 | 13.5 | 14.31 | mA   |
| Output current accuracy between channels                           | Δl <sub>OUT2</sub> | 4               | $V_{OUT} = 0.4 \text{ V}, \text{ REXT} = 1.2 \text{ k}\Omega$<br>All channels ON, Vcc = 5 V                                    | _     | _    | ±3.0  | %    |
| Output leakage current                                             | loz                | 4               | V <sub>OUT</sub> = 28 V                                                                                                        | _     | _    | 1     | μA   |
| Input current                                                      | Ін                 | 1               | SDA and SCLK、                                                                                                                  | _     | _    | 1     | μА   |
|                                                                    |                    |                 | RESET(Vcc=5V)                                                                                                                  | 25    | 50   | 75    |      |
|                                                                    | I <sub>IL</sub>    | 2               | SDA, SCLK, and RESET                                                                                                           | _     | _    | -1    |      |
|                                                                    | I <sub>ID</sub>    | 1, 2            | ID0, ID1, and ID2                                                                                                              | _     | _    | ±0.1  |      |
| Output current dependent on Vcc                                    | %/Vcc              | 4               | Vcc = 4.5 V to 5.5 V changing                                                                                                  | _     | 1    | 2     | %    |
| Supply current at operating                                        | Icc 1              | 3               | $R_{EXT} = 1.2 \text{ k}\Omega, V_{OUT} = 0.4 \text{ V},$ RESET= L                                                             | _     | 8    | 12    | mA   |
| Current consumption in Reset mode                                  | Icc (PS)           | 3               | $R_{EXT} = 1.2k\Omega$ , $V_{OUT} = 0.4 V$ , $RESET = H$ (The input current of the RESET pin is excluded.)                     | _     | _    | 1     | μΑ   |
| Time required for a mode transition from Reset mode to Normal mode | tON2               | _               | Time between a High to Low transition on RESET and the timing when an output current is generated after input data is applied. | _     | _    | 3     | ms   |
| Output rising time                                                 | Tor                | 5               | Voltage waveform 10 to 90%                                                                                                     | _     | 20   | 150   | ns   |
| Output falling time                                                | Tof                | 5               | Voltage waveform 90 to 10%                                                                                                     | _     | 125  | 300   | ns   |



### 14. Test Circuit

Test circuit 1: Input current (I<sub>IH</sub>)



Test circuit 2: Input current (IIL)



Test circuit 3: Supply current





Test circuit 4: Output current / output leak current / output current accuracy / output current dependent on Vcc



Constant current output theory formula=1.12V÷R<sub>EXT</sub> × 14.5

Test circuit 5: Switching characteristics





# 15. Graphs between Output Current and Derating (Lighting Rate)

Board condition:  $76.2\times114.3\times1.6$  mm, Cu=30%, 35- $\mu$ m thickness, SEMI compliant When the pulse width is 25 ms or more, it is assumed to be DC.









#### **Output current- external resistance characteristics (reference)**



(Reference) TB62781FNG IOUT calculation
The typical relational expression of the output-current and external resistor is shown below.

It is does not include a current accuracy.

Output current (mA) =  $14.5 \times 1.12(V) \div R_{EXT}(k\Omega)$ 

# 16. Example of Application Circuit





# 17. Package Dimensions

SSOP20-P-225-0.65A

Unit: mm







Weight: 0.10 g (typ.)



#### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

# IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  - Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.
  - Make sure that the positive and negative terminals of power supplies are connected properly.
  - Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.
- [5] Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator. If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.



#### Points to remember on handling of ICs

#### (1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (Tj) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

#### (3) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.



#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or
  explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields.
  IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please
  contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF
  SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES
  OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION
  AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS
  RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF
  MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of
  Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled
  substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR
  LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.