Summary
TB62781FNG and TB62D612FTG are constant current RGB-LED drivers using 2-wire BUS with a rating of 3.3 V to 5 V.
TB62D786FTG and TB62D787FTG are constant current RGB-LED drivers using a single-wire BUS with a rating of 5 V.
TB62781FNG and TB62D786FTG control three RGB-LEDs by 9 channel constant current outputs.
TB62D612FTG and TB62D787FTG control eight RGB-LEDs by 24 channel constant current outputs.
As for above products, 7-bit PWM control for each channel and configurations of 64 IDs are possible.
TB62D786FTG and TB62D787FTG can operate with the main power supply (7 V to 28 V) by using the internal 5 V regulator.
# Contents

Summary ............................................................................................................................................ 1  
   1.1. Block diagram and application circuit examples..................................................................... 8  
2. Power Supply Voltage ................................................................................................................... 10  
   2.1. Operation range of power supply voltage .............................................................................. 10  
   2.2. Capacitor for power supply pin .............................................................................................. 10  
   2.3. 5 V regulator input (VL pin) and output (VLOUT pin)............................................................... 11  
   2.4. Power on reset circuit (POR) ................................................................................................ 11  
   2.5. Setting of DATA input pin in power on and shutdown .......................................................... 12  
   2.6. Rising period and falling period for input pins (tr / tf) .......................................................... 12  
3. Output Current and Current Accuracy ........................................................................................ 13  
   3.1. Absolute maximum ratings of output block .......................................................................... 13  
   3.2. Recommended range of output current .................................................................................. 13  
      3.2.1. Output current setting (TB62781FNG and TB62D612FTG) ...................................................... 13  
      3.2.2. Output current setting (TB62D786FTG and TB62D787FTG) ...................................................... 14  
   3.3. Heat dissipation by using an external resistor for outputs ................................................. 15  
4. Specification of Communication for each Input ......................................................................... 16  
   4.1. 2-wire input (TB62781FNG and TB62D612FTG) ................................................................. 16  
      4.1.1. Basic specification of DATA input (2-wire input) ................................................................. 16  
      4.1.2. Input format (2-wire input) ................................................................................................. 16  
      4.1.3. Start command (2-wire input) ......................................................................................... 17  
      4.1.4. Period command (2-wire input) ....................................................................................... 17  
      4.1.5. Slave address (2-wire input) (unique numbers of the IC set by ID0, ID1, and ID2 pins) .......... 18  
      4.1.6. Sub address (2-wire input) (Selecting LED output controlled for PWM DATA setting) .......... 19  
      4.1.7. PWM DATA (2-wire input, 127 grayscales) ........................................................................ 20  
      4.1.8. Packet input (2-wire input) (Data communication to two or more ICs) ............................. 21  
      4.1.9. Errata: Errata make the next input format into non-reception state according to the end timing of SCLK transmission ................................................................. 22  
      4.1.10. Errata generation and their avoidance method (2-wire input) .......................................... 23  
      4.1.11. Detail description of errata (2-wire input) ....................................................................... 24  
   4.1.2. Specification of communication: A single-wire input (TB62D786FTG and TB62D787FTG) .... 26  
      4.2.1. Basic specification of input DATA (Single-wire input) ...................................................... 26  
      4.2.2. Input format (Single-wire input) ....................................................................................... 28  
      4.2.3. Start command (Single-wire input) .................................................................................. 29  
      4.2.4. Period command (Single-wire input) ............................................................................... 29  
      4.2.5. Slave address (unique number of ICs set by ID0, ID1, and ID2 pins) (Single-wire input) ....... 30  
      4.2.6. Sub address (Single-wire input) (Selecting LED output controlled for PWM DATA setting) .... 31  
      4.2.7. PWM DATA (Single-wire input) ...................................................................................... 33
4.2.8. Packet input (Single-wire input) (Data communication to two or more ICs) ...........................................34
4.2.9. Errata: Errata make the next input format into non-reception state according to the end timing of SCLK transmission ..........................................................................................................................35
4.2.10. Errata generation and their avoidance method (Single-wire input) .........................................................36
4.2.11. Detail description of errata (Single-wire input) .........................................................................................37
4.3. Method of generating the single-wire input signal (used for TB62D786FTG and TB62D787FTG) from the 2-wire input signal (used for TB62781FNG and TB62D612FTG) ..............................................................39
5. Power Consumption and Heat Radiation Design ..........................................................................................40
5.1. Power consumption ..................................................................................................................................40
5.1.1. Power consumed by the constant current outputs: \( P(\text{out}) \) ............................................................40
5.1.2. Power consumed by the logic block and the 5 V regulator circuit ..........................................................40
5.2. Heat radiation design ..................................................................................................................................40
5.3. Derating graphs .........................................................................................................................................41
5.3.1. Derating graph and power dissipation of TB62781FNG (\( V_{cc}=5 \) V and \( V_{OUT(ON)}=1.0 \) V, when mounted on a board.) ..........................................................................................................................41
5.3.2. Derating graph and power dissipation of TB62D612FTG (\( V_{cc}=5 \) V and \( V_{OUT(ON)}=1.0 \) V, when mounted on a board.) ..........................................................................................................................42
5.3.3. Derating graph and power dissipation of TB62D786FTG (\( V_{cc}=5 \) V and \( V_{OUT(ON)}=1.0 \) V, when mounted on a board.) ..........................................................................................................................43
5.3.4. Derating graph and power dissipation of TB62D787FTG (\( V_{cc}=5 \) V and \( V_{OUT(ON)}=1.0 \) V, when mounted on a board.) ..........................................................................................................................44
6. Foot Pattern (for reference only) ..................................................................................................................45
6.1. Foot pattern of TB62781FNG (for reference only) .......................................................................................45
6.2. Foot pattern of TB62D612FTG (for reference only) .......................................................................................46
6.3. Foot pattern of TB62D786FTG (for reference only) .......................................................................................47
6.4. Foot pattern of TB62D787FTG (for reference only) .......................................................................................48
Notes on Contents .............................................................................................................................................49
IC Usage Considerations .................................................................................................................................50
Notes on handling of ICs .................................................................................................................................50
Points to remember on handling of ICs ...........................................................................................................51
RESTRICTIONS ON PRODUCT USE ............................................................................................................52
Table Contents

Table 1-1 Product comparison ....................................................................................................................... 7
Table 2-1 Operation range of power supply voltage (TB62781FNG and TB62D612FTG) ......................... 10
Table 2-2 Operation range of power supply voltage (TB62D786FTG and TB62D787FTG) ..................... 10
Table 2-3 Recommendation values (capacitor for power supply pin) .......................................................... 10
Table 2-4 Data input pin ............................................................................................................................... 12
Table 3-1 Absolute maximum ratings of output block ................................................................................. 13
Table 3-2 Output characteristics (TB62781FNG and TB62D612FTG) ...................................................... 13
Table 3-3 Output characteristics (TB62D786FTG and TB62D787FTG) ..................................................... 14
Table 4-1 Input timing (2-wire input) ............................................................................................................ 16
Table 4-2 Slave address (2-wire input) excerpted from the technical DATA .............................................. 18
Table 4-3 Sub address (2-wire input) excerpted from the technical DATA ................................................. 19
Table 4-4 PWM DATA (2-wire input) excerpted from the technical DATA ............................................... 20
Table 4-5 Input timing (Single-wire input) ................................................................................................. 27
Table 4-6 Slave address (Single-wire input) excerpted from the technical DATA .................................... 30
Table 4-7 Sub address (Single-wire input) excerpted from the technical DATA ....................................... 32
Table 4-8 PWM DATA (Single-wire input) excerpted from the technical DATA ......................................... 33
Figure Contents

Figure 1.1  Application circuit example (TB62781FNG) ................................................................. 8
Figure 1.2  Application circuit example (TB62D612FTG) ............................................................... 8
Figure 1.3  Application circuit example (TB62D786FTG) ............................................................... 9
Figure 1.4  Application circuit example (TB62D787FTG) ............................................................... 9
Figure 2-1 Connection of power supply .......................................................................................... 10
Figure 2-2 VL pin voltage and VOUT pin voltage (TB62D786FTG and TB62D787FTG) ................. 11
Figure 2-3 Power on reset circuit (POR) ........................................................................................ 11
Figure 2-4 Equivalent circuits (input) ............................................................................................. 12
Figure 3-1 Relation of IOUT1 and REXT (TB62781FNG and TB62D612FTG) ................................. 13
Figure 3-2 Relation of IOUT1 and REXT (TB62D786FTG and TB62D787FTG) ............................... 14
Figure 3-3 Connection of external resistor (RR) example (in case of TB62D786FTG or TB62D787FTG) 15
Figure 4-1 Data input (2-wire input) ............................................................................................. 16
Figure 4-2 Basic format (2-wire input) ............................................................................................ 16
Figure 4-3 Start command (2-wire input) ...................................................................................... 17
Figure 4-4 Period command (2-wire input) .................................................................................... 17
Figure 4-5 Period command (2-wire input) (Example 1) ............................................................... 17
Figure 4-6 Period command (2-wire input) (Example 2) ............................................................... 17
Figure 4-7 Slave address (2-wire input) ......................................................................................... 18
Figure 4-8 Sub address (2-wire input) ........................................................................................... 19
Figure 4-9 PWM DATA (2-wire input) ......................................................................................... 20
Figure 4-10 Image of packet communication to the IC with the same slave address when using two ICs with different slave addresses (2-wire input) ...................................................... 21
Figure 4-11 Update and reception reset timing of PWM DATA after the period command (2-wire input) 22
Figure 4-12 Timing of SCLK transmission when errata occur (2-wire input) ................................. 22
Figure 4-13 Errata generation by start command error ................................................................. 23
Figure 4-14 Errata avoidance method (1): Adding one SCLK (2-wire input) (Example) ................. 23
Figure 4-15 Errata avoidance method (2): Adding 8 SCLK (1 byte dummy DATA) (2-wire input) (Example) ......................................................................................................................... 23
Figure 4-16 Relation of SCLK and PWM counter: 127th PWM counter timing comes earlier (2-wire input) 24
Figure 4-17 Relation of SCLK and PWM counter: 127th PWM counter timing comes later (2-wire input) 24
Figure 4-18 Input DATA (Single-wire input) .................................................................................. 26
Figure 4-19 Communication timing (Single-wire input) ................................................................ 27
Figure 4-20 Basic format (Single-wire input) ................................................................................ 28
Figure 4-21 Start command (Single-wire input) ............................................................................ 29
Figure 4-22 Period command (Single-wire input) ......................................................................... 29
Figure 4-23 Slave address (Single-wire input) .............................................................................. 30
Figure 4-24 Sub address (Single-wire input) ............................................................................... 31
Figure 4-25 PWM DATA (Single-wire input, 127 grayscales) ....................................................... 33
Figure 4-26 Image of packet communication to the IC with the same slave address when using two ICs with different slave addresses (Single-wire input) .................................................................................................................. 34

Figure 4-27 Update and reception reset timing of PWM DATA after the period command (after demodulated) .......................................................................................................................................................................................................................................................................................................................... 35

Figure 4-28 Timing of SCLK transmission when errata occur (after demodulated) .................................................................................................................................................................................................................................................................................................................................................. 35

Figure 4-29 Errata generation by start command error (after demodulated) .................................................................................................................................................................................................................................................................................................................................................. 36

Figure 4-30 Errata avoidance method (1): Adding one data “1” (Single-wire input) (Example) .................................................................................................................................................................................................................................................................................................................................................. 36

Figure 4-31 Errata avoidance method (2): Adding 4 data “1” (Single-wire input) (Example) .................................................................................................................................................................................................................................................................................................................................................. 36

Figure 4-32 Relation of DATA-IN and PWM counter: 127th PWM counter timing comes earlier (Single-wire input) ........................................................................................................................................................................................................................................................................................................................................ 37

Figure 4-33 Relation of DATA-IN and PWM counter: 127th PWM counter timing comes later (Single-wire input) .................................................................................................................................................................................................................................................................................................................................................. 37

Figure 4-34 Logic description of SCLK and SDA, and DATA-IN .................................................................................................................................................................................................................................................................................................................................................. 39

Figure 4-35 Conversion circuit (from SCLK and SDA to DATA-IN) .................................................................................................................................................................................................................................................................................................................................................. 39

Figure 4-36 Timing charts of the conversion circuit .................................................................................................................................................................................................................................................................................................................................................. 39

Figure 5-1 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only) .................................................................................................................................................................................................................................................................................................................................................. 41

Figure 5-2 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C .................................................................................................................................................................................................................................................................................................................................................. 41

Figure 5-3 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only) .................................................................................................................................................................................................................................................................................................................................................. 42

Figure 5-4 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C .................................................................................................................................................................................................................................................................................................................................................. 42

Figure 5-5 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only) .................................................................................................................................................................................................................................................................................................................................................. 43

Figure 5-6 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C .................................................................................................................................................................................................................................................................................................................................................. 43

Figure 5-7 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only) .................................................................................................................................................................................................................................................................................................................................................. 44

Figure 5-8 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C .................................................................................................................................................................................................................................................................................................................................................. 44
1. Product Comparison
(TB62781FNG, TB62D612FTG, TB62D786FTG, and TB62D787FTG)
Main specification of each product is shown in the table 1-1.

<table>
<thead>
<tr>
<th>Item</th>
<th>TB62781FNG</th>
<th>TB62D612FTG</th>
<th>TB62D786FTG</th>
<th>TB62D787FTG</th>
</tr>
</thead>
<tbody>
<tr>
<td>Process</td>
<td>BiCD0.6</td>
<td>BiCD0.13</td>
<td>BiCD0.13</td>
<td>BiCD0.13</td>
</tr>
<tr>
<td>Interface</td>
<td>2-wire SPI BUS</td>
<td>2-wire SPI BUS</td>
<td>Single-wire BUS</td>
<td>Single-wire BUS</td>
</tr>
<tr>
<td>Linear regulator supply voltage</td>
<td>—</td>
<td>—</td>
<td>7.0 to 28 V</td>
<td>7.0 to 28 V</td>
</tr>
<tr>
<td>Vcc supply voltage</td>
<td>3.0 to 5.5 V</td>
<td>3.0 to 5.5 V</td>
<td>4.5 to 5.5 V</td>
<td>4.5 to 5.5 V</td>
</tr>
<tr>
<td>LED anode supply voltage</td>
<td>28 V</td>
<td>28 V</td>
<td>28 V</td>
<td>28 V</td>
</tr>
<tr>
<td>Recommend output current</td>
<td>5 to 40 mA</td>
<td>5 to 40 mA</td>
<td>5 to 40 mA</td>
<td>5 to 40 mA</td>
</tr>
<tr>
<td>Number of channels</td>
<td>9 channels</td>
<td>24 channels</td>
<td>9 channels</td>
<td>24 channels</td>
</tr>
<tr>
<td>PWM control range</td>
<td>7 bits</td>
<td>7 bits</td>
<td>7 bits</td>
<td>7 bits</td>
</tr>
<tr>
<td>Number of IDs (Slave address)</td>
<td>0 to 63</td>
<td>0 to 63</td>
<td>0 to 63</td>
<td>0 to 63</td>
</tr>
<tr>
<td>Package</td>
<td>20-pin SSOP</td>
<td>36-pin WQFN</td>
<td>24-pin VQFN</td>
<td>40-pin VQFN</td>
</tr>
</tbody>
</table>
1.1. Block diagram and application circuit examples

Constant current LED drivers with 9 channels or 24 channels controlled by 2-wire inputs (TB62781FNG / TB62D612FTG)

Figure 1.1  Application circuit example (TB62781FNG)

Figure 1.2  Application circuit example (TB62D612FTG)
Constant current LED drivers with 9 channels or 24 channels controlled by single-wire inputs (TB62D786FNG / TB62D787FTG)

Figure 1.3  Application circuit example (TB62D786FTG)

Figure 1.4  Application circuit example (TB62D787FTG)
2. Power Supply Voltage

2.1. Operation range of power supply voltage

Table 2-1 Operation range of power supply voltage (TB62781FNG and TB62D612FTG)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Operation range</th>
<th>Absolute maximum ratings</th>
<th>Unit</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>Vcc</td>
<td>3.0 to 5.5</td>
<td>6.0</td>
<td>V</td>
<td>Vcc pin</td>
</tr>
</tbody>
</table>

Table 2-2 Operation range of power supply voltage (TB62D786FTG and TB62D787FTG)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Operation range</th>
<th>Absolute maximum ratings</th>
<th>Unit</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>VL pin supply voltage</td>
<td>VL</td>
<td>7.0 to 28</td>
<td>29</td>
<td>V</td>
<td>VL pin</td>
</tr>
<tr>
<td>Vcc pin supply voltage</td>
<td>Vcc</td>
<td>4.5 to 5.5</td>
<td>6.0</td>
<td>V</td>
<td>Connect to VLOUT pin</td>
</tr>
</tbody>
</table>

Connection of power supply:
TB62D786FTG and TB62D787FTG has a 5 V regulator (VL pin is for input and VLOUT pin is for output.) VL pin can be used as a main power supply by connecting VLOUT pin and Vcc pin.

![Connection of power supply](image)

2.2. Capacitor for power supply pin

Connect the capacitor as close as possible to the IC.

Table 2-3 Recommendation values (capacitor for power supply pin)

<table>
<thead>
<tr>
<th>Item</th>
<th>Recommendation value</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>Between Vcc pin and GND</td>
<td>≥ 0.1 μF</td>
<td>Ceramic capacitor</td>
</tr>
<tr>
<td>Between VLOUT pin and GND</td>
<td>≥ 0.1 μF</td>
<td>Ceramic capacitor</td>
</tr>
<tr>
<td></td>
<td>≥ 1 μF</td>
<td>Electrolytic capacitor</td>
</tr>
</tbody>
</table>
2.3. 5 V regulator input (VL pin) and output (VLOUT pin)

The internal 5 V regulator of TB62D786FTG and TB62D787FTG outputs voltage from VLOUT pin when VL pin voltage exceeds 5 V. Then, the voltage becomes stable when VL pin voltage is 7 V or more. The charge time (T) for the capacitor (1.0 μF) between VLOUT pin and GND is approximately 0.5 ms.

2.4. Power on reset circuit (POR)

Power on reset function (POR) monitors Vcc pin, and reset at startup. Start DATA input after Vcc voltage reaches the operation threshold. The same procedure should be taken when connecting VLOUT pin and Vcc pin.
2.5. Setting of DATA input pin in power on and shutdown

Data input setting in Vcc power on is shown in the table 2-4. In case of TB62781FNG, TB62D612FTG, or TB62D786FTG that has the protection diode between the DATA input pin and Vcc pin, the low level is set in power on and then DATA input starts after Vcc voltage reaches the operation threshold (Shown in the figure 2-4). Shutdown the power after the data input pin is set to low level. TB62D787FTG has the tolerance input.

<table>
<thead>
<tr>
<th>Product name</th>
<th>Communication voltage system</th>
<th>Power supply input</th>
<th>Data input pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>TB62781FNG / TB62D612FTG</td>
<td>3.3 V to 5 V CMOS</td>
<td>Low</td>
<td>SDA, SCLK</td>
</tr>
<tr>
<td>TB62D786FTG</td>
<td>5 V CMOS</td>
<td>Low / High</td>
<td>DATA-IN</td>
</tr>
<tr>
<td>TB62D787FTG</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: Low: 0.3×Vcc, High: 0.7×Vcc

RESET: It is pulled down internally by the resistor of 10 kΩ.

![Figure 2-4 Equivalent circuits (input)](image)

2.6. Rising period and falling period for input pins (tr / tf)

Input pins have the hysteresis of 0.2 V to 0.4 V.
When the voltage ripple of the input waveform is less than 0.2 V, tr and tf can be dulled by using the low pass filter, etc.
Values in the below table are experience ones for your reference.

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Pin name</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rising period</td>
<td>tr_max</td>
<td>SCLK, SDA, DATA-IN</td>
<td>500</td>
<td>ns</td>
</tr>
<tr>
<td>Falling period</td>
<td>tf_max</td>
<td>SCLK, SDA, DATA-IN</td>
<td>500</td>
<td>ns</td>
</tr>
</tbody>
</table>

Be sure to confirm that there is no problem in controlling LEDs.
3. Output Current and Current Accuracy

3.1. Absolute maximum ratings of output block

Since the absolute maximum rating must not be exceeded instantaneously, set the output current up to 80 mA in considering the current accuracy. Also, the output voltage should not exceed 29 V in considering the ripple of the LED power supply.

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Absolute maximum ratings</th>
<th>Unit</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output current</td>
<td>I&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>85</td>
<td>mA</td>
<td>Per one channel</td>
</tr>
<tr>
<td>Output voltage</td>
<td>V&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>-0.3 to 29</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

3.2. Recommended range of output current

Output current of 5 mA to 40 mA per one channel is recommended. The constant current characteristics are guaranteed when the output voltage during ON (V<sub>OUT(ON)</sub>) is as follows; TB62781FNG / TB62D612FTG: 0.4 V to 4.0 V, TB62D786FTG / TB62D787FTG: 0.5 V to 4.0 V

Note that the output losses are large when the output voltage is very high.

3.2.1. Output current setting (TB62781FNG and TB62D612FTG)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Test conditions</th>
<th>Min</th>
<th>Typ.</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output current</td>
<td>I&lt;sub&gt;OUT1&lt;/sub&gt;</td>
<td>V&lt;sub&gt;OUT(ON)&lt;/sub&gt;=0.4 V, R&lt;sub&gt;EXT&lt;/sub&gt;=1.2 kΩ, V&lt;sub&gt;CC&lt;/sub&gt;=5 V</td>
<td>12.69</td>
<td>13.5</td>
<td>14.31</td>
<td>mA</td>
</tr>
<tr>
<td>Output current accuracy between channels</td>
<td>∆I&lt;sub&gt;OUT2&lt;/sub&gt;</td>
<td>V&lt;sub&gt;OUT(ON)&lt;/sub&gt;=0.4 V, R&lt;sub&gt;EXT&lt;/sub&gt;=1.2 kΩ, All channels ON, V&lt;sub&gt;CC&lt;/sub&gt;=5 V</td>
<td>—</td>
<td>—</td>
<td>±3.0</td>
<td>%</td>
</tr>
<tr>
<td>Output voltage</td>
<td>V&lt;sub&gt;OUT(ON)&lt;/sub&gt;</td>
<td>All outputs</td>
<td>0.4</td>
<td>—</td>
<td>4</td>
<td>V</td>
</tr>
</tbody>
</table>

Approximate equation: Output current (mA) = 14.5×1.12(V)/R<sub>EXT</sub> (Ω)

Above graph is only for reference that has a constant current error of R<sub>EXT</sub> and output current between ICs and between channels.

Pin voltage of R<sub>EXT</sub>-R/G/B is 1.12 V(typ.), and the power consumption of the resistor is as follows; V<sup>2</sup>/R=1.12×1.12/1.2 kΩ=1.04 mW
3.2.2. Output current setting (TB62D786FTG and TB62D787FTG)

### Table 3-3 Output characteristics (TB62D786FTG and TB62D787FTG)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Test conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output current</td>
<td>I\text{OUT1}</td>
<td>V\text{OUT(ON)}=0.5 V, R\text{EXT}=1.2 kΩ, V\text{cc}=5 V</td>
<td>12.5</td>
<td>13.3</td>
<td>14.1</td>
<td>mA</td>
</tr>
<tr>
<td>Output current accuracy between channels</td>
<td>ΔI\text{OUT2}</td>
<td>V\text{OUT(ON)}=0.5 V, R\text{EXT}=1.2 kΩ, All channels ON, V\text{cc}=5 V</td>
<td>—</td>
<td>—</td>
<td>±3.0</td>
<td>%</td>
</tr>
<tr>
<td>Output voltage</td>
<td>V\text{OUT(ON)}</td>
<td>All outputs</td>
<td>0.5</td>
<td>—</td>
<td>4</td>
<td>V</td>
</tr>
</tbody>
</table>

![Figure 3-2 Relation of I\text{OUT1} and R\text{EXT}(TB62D786FTG and TB62D787FTG)](image)

Approximate equation: Output current (mA) = 14.18 \times 1.128(V)/R\text{EXT}(Ω)

Above graph is only for reference that has a constant current error of R\text{EXT} and output current between ICs and between channels.

Pin voltage of R\text{EXT}-R/G/B is 1.128 V(typ.), and the power consumption of the resistor is as follows;

\[ V^2/R=1.128 \times 1.128/1.2\ kΩ=1.06 \text{ mW} \]
3.3. Heat dissipation by using an external resistor for outputs

When the output voltage during ON exceeds 0.4 V (TB62781FNG or TB62D612FTG) or 0.5 V (TB62D786FTG or TB62D787FTG), each output generates heat due to its loss. In the case 9 channels (TB62781FNG or TB62D786FTG) or 24 channels (TB62D612FTG or TB62D787FTG) are turned on simultaneously, the output loss is concentrated on the IC and so the output current should be limited. To solve this problem, connect the resistor externally to the outputs to reduce the power consumption. (Shown in the figure 3-3)

![Diagram](image)

Figure 3-3 Connection of external resistor (RR) example (in case of TB62D786FTG or TB62D787FTG)

The figure 3-3 shows the case of OUTR0 and OUTR1 that illuminate red LEDs. OUTR0 pin consumes 81 mW that is the product of 6 V (output voltage during ON) and 13.5 mA (LED current).

$$P_{w(OUTR0)} = (V_L-V_f) \times \text{LED current} = (8-2) \times 13.5 \text{ mA} = 81 \text{ mW}$$

OUTR1 consumes 13.5 mW that is the product of 1 V (Note) (output voltage during ON) and 13.5 mA (LED current).

Note: Output voltage during ON is 1 V due to 5 V voltage drop at the external resistor (RR).

$$P_{w(OUTR1)} = (V_L-V_f-\text{voltage drop}) \times \text{LED current} = (8-2-5) \times 13.5 \text{ mA} = 13.5 \text{ mW}$$

Select the appropriate resistor (RR) that reduces voltage of 5 V when LED current is 13.5 mA.

$$RR = \frac{5 \text{ V}}{13.5 \text{ mA}} = 370 \Omega$$

This resistor (RR) is not necessary to be connected, but recommended to use according to the usage conditions in order to suppress heat concentration on the IC.

In case of TB62D786FTG and TB62D787FTG

They are single-wire input type and VL pin is used as a main power supply. So, note that the internal 5 V regulator, which is connected between VL pin and VLOUT pin, also generates the loss.
4. Specification of Communication for each Input

4.1. 2-wire input (TB62781FNG and TB62D612FTG)

Specification of communication for 2-wire input type (TB62781FNG and TB62D612FTG) is described in this section.

4.1.1. Basic specification of DATA input (2-wire input)

Basic unit is shown in the figure 4-1. "0" or "1" of SDA (DATA signal) is received at the rising edge of SCLK (clock).

SCLK clock frequency is up to 10 MHz. The frequency can be lower because of the clock synchronization type.

Each input timing is shown in the table 4-1.

![Figure 4-1 Data input (2-wire input)](image)

### Table 4-1 Input timing (2-wire input)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Test conditions</th>
<th>Min</th>
<th>Typ.</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCLK clock frequency</td>
<td>fCLK</td>
<td>SCLK</td>
<td>—</td>
<td>—</td>
<td>10 MHz</td>
<td></td>
</tr>
<tr>
<td>Data setup time</td>
<td>tSU;DAT</td>
<td>SDA-SCLK</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>Data hold time</td>
<td>tHD;DAT</td>
<td>SCLK-SDA</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>&quot;L&quot; period of SCLK clocks</td>
<td>tLOW</td>
<td>Pulse width of SCLK during low level</td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>&quot;H&quot; period of SCLK clocks</td>
<td>tHIGH</td>
<td>Pulse width of SCLK during high level</td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
</tbody>
</table>

4.1.2. Input format (2-wire input)

Input format for a single IC is shown in the figure 4-2.

Data is input to the input format in the order of the start command, the slave address, the sub address, the PWM DATA, and the period command with MSB first.

![Figure 4-2 Basic format (2-wire input)](image)

| Start command (1 byte)          | : Judgement of start input |
| Slave address (1 byte)          | : Configures ID numbers of the IC (up to 64). |
| Sub address (1 byte)            | : Specifies LED output where PWM DATA is transmitted. |
| PWM DATA (1 byte to 9 bytes or 1 byte to 24 bytes (Note)) | : Configures 127-grayscale PWM DATA that is transmitted to the specified LED output. |
| Period command (1 byte)         | : Judgement of communication completion |

TB62781FNG: 1 byte (1 channel) to 9 bytes (9 channels)
TB62D612FTG: 1 byte (1 channel) to 24 bytes (24 channels)

Description of each command is following from the next page.
4.1.3. Start command (2-wire input)
As shown in the figure 4-3, the start command is recognized when "1" is received over eight times in succession.
Make sure to receive "0" at the MSB of the slave address and then receive following DATA of the slave address.

<table>
<thead>
<tr>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
</table>

![Figure 4-3 Start command (2-wire input)]

4.1.4. Period command (2-wire input)
As shown in the figure 4-4, the period command is recognized when receiving "10000001". The eighth SCLK falling edge reflects the PWM DATA on the output. Then, the communication waits for the re-input of the start command.

<table>
<thead>
<tr>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
</table>

![Figure 4-4 Period command (2-wire input)]

<Attention>
In using TB62D612FTG, SCLK DATA for the period command should be input until the eighth falling edge. The idle state of SCLK transmission is in high level or low level according to the usage environment. Refer to the figure 4-5 and the figure 4-6.

When SCLK transmission is in the idle state with low level

![Figure 4-5 Period command (2-wire input) (Example 1)]

When SCLK transmission is in the idle state with high level

Example: Transmitting 1-bit dummy DATA °0°

Example: Transmitting 1-byte dummy DATA °0x00°

![Figure 4-6 Period command (2-wire input) (Example 2)]
4.1.5. Slave address (2-wire input) (unique numbers of the IC set by ID0, ID1, and ID2 pins)

As shown in the figure 4-7, ID numbers (0 to 63, up to 64 numbers) are set by ID0, ID1, and ID2 pins and input to the slave address.

MSB is input first. The slave address is configured by intermediate DATA (MSB and LSB are set “0”) except all select setting.

When inputting “1” to LSB, the PWM DATA of all ICs can be set regardless of the intermediate DATA, allowing it to reset software.

The slave address of 0 to 11 and all selection mode are shown in the table 4-2. It is excerpted from the technical DATA.

Though the slave address that is not described in the technical DATA is not received, it is recommended to avoid inputting it for shipment to guarantee safety.

**Table 4-2 Slave address (2-wire input) excerpted from the technical DATA**

| ID | Slave address      | ID pin setting | ID2 | ID1 | ID0
|----|--------------------|----------------|-----|-----|-----
| 0  | “00000000”         | GND GND GND   | 0   | 0   | 0   |
| 1  | “00000010”         | GND GND Vcc×1/3 | 1   | 0   | 0   |
| 2  | “00000100”         | GND GND Vcc×2/3 | 2   | 0   | 0   |
| 3  | “00000110”         | GND GND Vcc   | 3   | 0   | 0   |
| 4  | “00001000”         | GND Vcc×1/3 GND | 4   | 0   | 0   |
| 5  | “00001010”         | GND Vcc×1/3 Vcc×1/3 | 5   | 0   | 0   |
| 6  | “00001100”         | GND Vcc×1/3 Vcc×2/3 | 6   | 0   | 0   |
| 7  | “00001110”         | GND Vcc×1/3 Vcc | 7   | 0   | 0   |
| 8  | “00010000”         | GND Vcc×2/3 GND | 8   | 0   | 0   |
| 9  | “00010010”         | GND Vcc×2/3 Vcc×1/3 | 9   | 0   | 0   |
| 10 | “00010100”         | GND Vcc×2/3 Vcc×2/3 | 10  | 0   | 0   |
| 11 | “00010110”         | GND Vcc×2/3 Vcc | 11  | 0   | 0   |
|    | 0XXXXXX1           | All selection  | -   | -   | -   |

---

**Figure 4-7 Slave address (2-wire input)**
4.1.6. Sub address (2-wire input) (Selecting LED output controlled for PWM DATA setting)

As shown in the figure 4-8, LED output is selected in the sub address for PWM DATA setting. MSB is input first. The sub address is configured by intermediate DATA (MSB and LSB are set “0”). Output selection has 3 modes.

1. Output channel setting: Select only specified LED outputs.
2. All channels setting: Select all LED outputs, 9 channels (in case of TB62781FNG), or 24 channels (in case of TB62D612FTG).
3. Special mode setting: LED outputs are selected in a sequence. (9 channels of OUTR0 to OUTB2 for TB62781FNG, and 24 channels of OUTR0 to OUTB7 for TB62D612FTG).

LED outputs are incremented as follows; OUTR0→G0→B0, OUTR1→G1→B1 ··· OUTR7→G7→B7 (Example in case of TB62D612FTG)

### Table 4-3 Sub address (2-wire input) excerpted from the technical DATA

<table>
<thead>
<tr>
<th>Sub address</th>
<th>LED output</th>
<th>Setting target of PWM DATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>“00000010”</td>
<td>/OUTR0</td>
<td>Select only specified LED outputs</td>
</tr>
<tr>
<td>“00000100”</td>
<td>/OUTG0</td>
<td></td>
</tr>
<tr>
<td>“00000110”</td>
<td>/OUTB0</td>
<td></td>
</tr>
<tr>
<td>“00001000”</td>
<td>/OUTR1</td>
<td></td>
</tr>
<tr>
<td>“00001010”</td>
<td>/OUTG1</td>
<td></td>
</tr>
<tr>
<td>“00001100”</td>
<td>/OUTB1</td>
<td></td>
</tr>
<tr>
<td>“00001110”</td>
<td>/OUTR2</td>
<td></td>
</tr>
<tr>
<td>“00010000”</td>
<td>/OUTG2</td>
<td></td>
</tr>
<tr>
<td>“00010010”</td>
<td>/OUTB2</td>
<td></td>
</tr>
<tr>
<td>“···”</td>
<td></td>
<td></td>
</tr>
<tr>
<td>“00000010”</td>
<td>/OUTR7</td>
<td>Select LED outputs of all 9 channels or all 24 channels.</td>
</tr>
<tr>
<td>“00000100”</td>
<td>/OUTG7</td>
<td></td>
</tr>
<tr>
<td>“00000110”</td>
<td>/OUTB7</td>
<td></td>
</tr>
<tr>
<td>“00001000”</td>
<td>All channels setting</td>
<td></td>
</tr>
<tr>
<td>“00001010”</td>
<td>Special mode setting</td>
<td>Select LED outputs of 9 channels or 24 channel in a sequence.</td>
</tr>
</tbody>
</table>
4.1.7. PWM DATA (2-wire input, 127 grayscales)

As shown in the figure 4-9, PWM DATA is configured to control the selected LED outputs.

1. Output channel setting: 1 byte
2. All channels setting: 1 byte
3. Special mode setting: 9 bytes or 24 bytes

In the case of sub address setting in the special mode, it can be interrupted by replacing the PWM DATA with the period command.

When LED outputs do not receive or update PWM DATA, former PWM DATA is used.

MSB is input first. PWM DATA is set by intermediate DATA (LSB is set “0”).

<table>
<thead>
<tr>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 4-9 PWM DATA (2-wire input)

The table 4-4 shows the PWM DATA of 0/127 to 8/127 and 119/127 to 127/127 excerpted from the technical DATA.

Though the sub address that is not described in the technical DATA is not received, it is recommended to avoid inputting it for shipment to guarantee safety.

<table>
<thead>
<tr>
<th>Data</th>
<th>PWM dimmable</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000000</td>
<td>0/127</td>
<td></td>
</tr>
<tr>
<td>00000010</td>
<td>1/127</td>
<td></td>
</tr>
<tr>
<td>00000100</td>
<td>2/127</td>
<td></td>
</tr>
<tr>
<td>00000110</td>
<td>3/127</td>
<td></td>
</tr>
<tr>
<td>00001000</td>
<td>4/127</td>
<td></td>
</tr>
<tr>
<td>00001010</td>
<td>5/127</td>
<td></td>
</tr>
<tr>
<td>00001100</td>
<td>6/127</td>
<td></td>
</tr>
<tr>
<td>00001110</td>
<td>7/127</td>
<td></td>
</tr>
<tr>
<td>00010000</td>
<td>8/127</td>
<td></td>
</tr>
<tr>
<td></td>
<td>~ Snip ~</td>
<td></td>
</tr>
<tr>
<td>11101110</td>
<td>119/127</td>
<td>Initial state: Always off at the setting of 0/127.</td>
</tr>
<tr>
<td>11110000</td>
<td>120/127</td>
<td>LSB: Set “0”. Do not set “1”.</td>
</tr>
<tr>
<td>11110010</td>
<td>121/127</td>
<td>127/127: Always on.</td>
</tr>
<tr>
<td>11110100</td>
<td>122/127</td>
<td></td>
</tr>
<tr>
<td>11110110</td>
<td>123/127</td>
<td></td>
</tr>
<tr>
<td>11111000</td>
<td>124/127</td>
<td></td>
</tr>
<tr>
<td>11111010</td>
<td>125/127</td>
<td></td>
</tr>
<tr>
<td>11111100</td>
<td>126/127</td>
<td></td>
</tr>
<tr>
<td>11111110</td>
<td>127/127</td>
<td></td>
</tr>
</tbody>
</table>
4.1.8. Packet input (2-wire input) (Data communication to two or more ICs)

The figure 4-10 shows the communication model of two ICs whose slave addresses are different. Input format of the two ICs, whose slave addresses are different, are communicated by consecutive packets with a certain frame cycle (fps). After the packet ends, SDA and SCLK transmissions become the idle states and do not perform DATA communication until the next frame starts.

As for the packet \((t=n, n+1, n+2\cdots)\) and the next packet \((t=n+1, n+2, n+3\cdots)\), the interval period should be 3 ms or more between 8th down edges of the period commands of the same slave address.

One cycle of the internal PWM counter is up to 3 ms. PWM DATA is updated after the period command ends and the count value becomes maximum. It is because if PWM DATA is transmitted to the same LED output, it is not received while the count value does not reach the maximum.

![Diagram showing packet communication to the IC with the same slave address when using two ICs with different slave addresses (2-wire input)](image)

Figure 4-10 Image of packet communication to the IC with the same slave address when using two ICs with different slave addresses (2-wire input)
4.1.9. Errata: Errata make the next input format into non-reception state according to the end timing of SCLK transmission.

Errata occur when using TB62D612FTG (2-wire input, 24 channels), and not occur in using TB62781FNG.

Figure 4-11 shows update and reception reset of PWM data (DATA “A”) when the first internal PWM counter after the period command is 127.

The period of one packet varies depending on the number of input formats and the frequency of the SCLK. Since transmissions of the SCLK and the internal PWM clocks are asynchronous, the timing of the period command and that of PWM DATA transmission and reception reset exist randomly in one cycle (up to 3 ms) of the internal PWM counter.

Figure 4-12 Timing of SCLK transmission when errata occur (2-wire input)

Errata occur in accordance with the end timing of SCLK transmission.

The timing of the Figure 4-12 nearly corresponds to the top timing chart in the Figure 4-11.

In this timing, SCLK transmission stops during reception reset.

Therefore, the reception reset continues until the next packet starts. After it finishes at the beginning of the next packet, the packet moves to the reception waiting status. So, DATA “B” at the beginning of the packet is not received.

When errata occur, the communication continues with the received DATA “A” even in the next packet from above reasons.

Errata do not occur when the SCLK transmission stops during the transfer preparation (10.6 μs (min)).
4.1.10. Errata generation and their avoidance method (2-wire input)

The reception reset that continues until the beginning of the next packet is completed with one SCLK input. Therefore, when errata occur, it is recommended to adopt the avoidance methods shown in the figure 4-14 and the figure 4-15 to finish the reception reset.

![Figure 4-13 Errata generation by start command error](image)

**Figure 4-13 Errata generation by start command error**

![Figure 4-14 Errata avoidance method (1): Adding one SCLK (2-wire input) (Example)](image)

**Figure 4-14 Errata avoidance method (1): Adding one SCLK (2-wire input) (Example)**

![Figure 4-15 Errata avoidance method (2): Adding 8 SCLK (1 byte dummy DATA) (2-wire input) (Example)](image)

**Figure 4-15 Errata avoidance method (2): Adding 8 SCLK (1 byte dummy DATA) (2-wire input) (Example)**
4.1.11. Detail description of errata (2-wire input)

Occurrence of errata depends on the PWM counter timing. Figure 4-16 and the figure 4-17 show the timing charts, where errata do not occur (charts of SCLK(1) and (2)) and occur (charts of SCLK(3), (4), and (5)). Figure 4-16 shows the example when 127th PWM counter timing comes earlier, and the figure 4-17 shows when it comes later.

In the charts of SCLK(3), (4), and (5), SCLK transmission stops during the period between (B) and (C) where PWM DATA updates and resets. Therefore, the reset is not completed until the up edge of SCLK is recognized at (D). So, the MSB DATA at (D) is invalidated and the start command is not enabled. As a result, its input format is not received.

At this time, the IC operation continues by the received PWM DATA, and does not freeze.

When the packet is consisted of two or more input formats, the second and subsequent input formats are always received because the reset that had been interrupted at (D) finishes and the packet is in the reception status.
126th PWM counter (10.6 μs (min)) has a preparation period of DATA transference without SCLK transmission. Also, the maximum period of the PWM counter cycle, where the 127th PWM counters exist randomly, is 3026 μs. Therefore, the length of the packet, in which errata do not occur, can be calculated as follows.

Condition example: SCLK transmission: 28 bytes per 1 format, 8 clocks per 1 byte, frequency = 1 MHz.
When SCLK packet is short: Shorter than the following value; 8 clocks÷1 MHz×28 bytes+10.6 μs = 224 μs+10.6 μs = 234.6 μs
When SCLK packet is long: Longer than the following value; 8 clocks÷1 MHz×28 bytes+3026 μs = 224 μs+3026 μs = 3250 μs

However, it is difficult to visually recognize the occurrence of errata even if the DATA of the beginning input format of the next packet is not received, because the LED can illuminate by using the prior PWM DATA which is not influenced by errata. Therefore, it is difficult to verify errata existence. Moreover, the control of the packet length is complicated. So, the errata avoidance method described in the chapter 4.1.10 is recommended.
4.2. Specification of communication: A single-wire input (TB62D786FTG and TB62D787FTG)

Specification of a single-wire input communication (TB62D786FNG and TB62D787FTG) is described in this section.

4.2.1. Basic specification of input DATA (Single-wire input)

Basic sequence is shown in the figure 4-18. This is the Manchester coding. "0" or "1" of 1 bit DATA is indicated according to the direction of the potential transition input to the DATA-IN pin.

When voltage transits in the tW range, it is recognized as a DATA and received, but when the voltage does not transit in this range, it is judged as a communication error and ignored. In this case, it is re-received at the next start command.

As for input signal, the voltage transition for Data "0" and Data "1" should be in the same phase, and its fluctuation should be within the allowable jitter (tJIT).

Refer to the figure 4-19 and the table 4-5 for each timing.

![Figure 4-18 Input DATA (Single-wire input)](image)
## Application Note

### Figure 4-19 Communication timing (Single-wire input)

![Communication timing diagram](image)

### Table 4-5 Input timing (Single-wire input)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Test condition</th>
<th>Min</th>
<th>Typ.</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA input frequency</td>
<td>FIN</td>
<td>DATA-IN</td>
<td>0.5</td>
<td>—</td>
<td>2.0</td>
<td>MHz</td>
</tr>
<tr>
<td>Window width of DATA detection</td>
<td>tW</td>
<td>—</td>
<td>135</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>Width of DATA allowable jitter</td>
<td>tJIT</td>
<td>&quot;H&quot; and &quot;L&quot; communications are in the same phase.</td>
<td>—</td>
<td>—</td>
<td>±54</td>
<td>ns</td>
</tr>
<tr>
<td>Minimum pulse width of DATA input</td>
<td>tLOW,</td>
<td>—</td>
<td>100</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>tHIGH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
4.2.2. Input format (Single-wire input)

Input format for one IC is shown in the figure 4-20. After the interval period, input DATA to the input format in the order of the start command, the slave address, the sub address, the PWM DATA, and the period command with MSB first. Except for the interval period, the order is the same as 2-wire input.

![Basic format (Single-wire input)](image)

Figure 4-20 Basic format (Single-wire input)

<table>
<thead>
<tr>
<th>Interval (10 μs or more)</th>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1 byte</td>
<td>1 byte</td>
<td>1 byte</td>
<td>1 to 9 bytes / 1 to 24 bytes</td>
<td>1 byte</td>
</tr>
</tbody>
</table>

- **Interval (10 μs or more)**: Resets the learned result of the DATA cycle and waits for communication input.
- **Start command**: Judges input start and learn the DATA cycle.
- **Slave address**: Configures ID numbers of the IC (up to 64).
- **PWM DATA**: Specifies LED output where PWM DATA is transmitted.
  - TB62D786FTG: 1 byte (1 channel) to 9 bytes (9 channels)
  - TB62D612FTG: 1 byte (1 channel) to 24 bytes (24 channels)
- **Period command**: Judgement of communication completion.

The DATA cycle is learned in the start command. And after the slave address, the DATA is received with the DATA detection window width based on the learned results. The results of learned DATA cycle are reset at the interval period (10 μs or more). And the DATA cycle is learned again in the next start command. This is because even if an incorrect DATA cycle is learned due to a noise or the like and the DATA cannot be received, the correct DATA cycle is learned and the DATA can be received in the next start command.

Each command is described in the following pages.
4.2.3. Start command (Single-wire input)

As shown in the figure 4-21, the start command is recognized when the DATA "1" is received over eight times (i.e., 2 bytes) consecutively.
DATA-IN communication: 0xAA, 0xAA (b10101010_10101010)
Make sure to receive "0" at the MSB of the slave address and then receive following DATA of the slave address.
Since the DATA cycle is learned in the start command, the DATA detection window width has no meaning.

<table>
<thead>
<tr>
<th>Interval</th>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>&quot;1&quot;</td>
<td>&quot;1&quot;</td>
<td>&quot;1&quot;</td>
<td>&quot;1&quot;</td>
<td>&quot;1&quot;</td>
</tr>
</tbody>
</table>

Figure 4-21 Start command (Single-wire input)

4.2.4. Period command (Single-wire input)

As shown in the figure 4-22, the period command is recognized when receiving "10000001".
DATA-IN communication: 0x95, 0x56 (b10010101_01010110)
After reflecting the PWM DATA on the outputs, the communication waits for the re-input of the start command.

<table>
<thead>
<tr>
<th>Interval</th>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>&quot;1&quot;</td>
<td>&quot;0&quot;</td>
<td>&quot;0&quot;</td>
<td>&quot;0&quot;</td>
<td>&quot;0&quot;</td>
</tr>
</tbody>
</table>

Figure 4-22 Period command (Single-wire input)
4.2.5. Slave address (unique number of ICs set by ID0, ID1, and ID2 pins) (Single-wire input)

As shown in the figure 4-23, ID numbers (0 to 63, up to 64 numbers) are set by ID0, ID1, and ID2 pins and input to the slave address. MSB is input first. The slave address is configured by intermediate DATA (MSB and LSB are set “0”) except all select setting. When inputting “1” to LSB, the PWM DATA of all ICs can be set regardless of the intermediate DATA, allowing it to reset software.

![Figure 4-23 Slave address (Single-wire input)](image)

The slave address of 0 to 11 and all selection mode are shown in the table 4-6. It is excerpted from the technical DATA. Though the slave address that is not described in the technical DATA is not received, it is recommended to avoid inputting it for shipment to guarantee safety.

<table>
<thead>
<tr>
<th>ID</th>
<th>Slave address</th>
<th>Hexadecimal number</th>
<th>Decimal number</th>
<th>ID2</th>
<th>ID1</th>
<th>ID0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>&quot;00000000&quot;</td>
<td>0101010101010101</td>
<td>0x55, 0x55</td>
<td>85, 85</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>1</td>
<td>&quot;00000010&quot;</td>
<td>0101010101011101</td>
<td>0x55, 0x59</td>
<td>85, 89</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>2</td>
<td>&quot;00000100&quot;</td>
<td>0101010110010101</td>
<td>0x55, 0x65</td>
<td>85, 101</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>&quot;00000110&quot;</td>
<td>0101010110100101</td>
<td>0x55, 0x69</td>
<td>85, 105</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>4</td>
<td>&quot;00001000&quot;</td>
<td>0101010110010101</td>
<td>0x55, 0x95</td>
<td>85, 149</td>
<td>GND</td>
<td>REXT-R/G/B (Note 1)</td>
</tr>
<tr>
<td>5</td>
<td>&quot;00001010&quot;</td>
<td>0101010110011001</td>
<td>0x55, 0x99</td>
<td>85, 153</td>
<td>GND</td>
<td>REXT-R/G/B (Note 1)</td>
</tr>
<tr>
<td>6</td>
<td>&quot;00001100&quot;</td>
<td>0101010110100101</td>
<td>0x55, 0xA5</td>
<td>85, 165</td>
<td>GND</td>
<td>REXT-R/G/B (Note 1)</td>
</tr>
<tr>
<td>7</td>
<td>&quot;00001110&quot;</td>
<td>0101010110101001</td>
<td>0x55, 0xA9</td>
<td>85, 169</td>
<td>GND</td>
<td>REXT-R/G/B (Note 1)</td>
</tr>
<tr>
<td>8</td>
<td>&quot;00010000&quot;</td>
<td>0101011010101010</td>
<td>0x56, 0x55</td>
<td>86, 85</td>
<td>GND</td>
<td>Open</td>
</tr>
<tr>
<td>9</td>
<td>&quot;00010010&quot;</td>
<td>0101011010010101</td>
<td>0x56, 0x59</td>
<td>86, 89</td>
<td>GND</td>
<td>Open</td>
</tr>
<tr>
<td>10</td>
<td>&quot;00010100&quot;</td>
<td>0101011010011001</td>
<td>0x56, 0x65</td>
<td>86, 101</td>
<td>GND</td>
<td>Open</td>
</tr>
<tr>
<td>11</td>
<td>&quot;00010110&quot;</td>
<td>0101011010011001</td>
<td>0x56, 0x69</td>
<td>86, 105</td>
<td>GND</td>
<td>Open</td>
</tr>
<tr>
<td>—</td>
<td>&quot;0XXXXXX1&quot;</td>
<td>0101010101010110   (Note 2)</td>
<td>0x55, 0x56</td>
<td>85, 86</td>
<td>All selection</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Connect to the REXT-R, REXT-G, or REXT-B pin.
Note 2: When X is set 0
4.2.6. Sub address (Single-wire input) (Selecting LED output controlled for PWM DATA setting)

As shown in the figure 4-24, LED output is selected in the sub address for PWM DATA setting. MSB is input first. The sub address is configured by intermediate DATA (MSB and LSB are set "0"). Output selection has 3 modes (in case of TB62D768FTG) and 5 modes (in case of TB62D787FTG).

1. **Output channel setting**: Select only specified LED outputs.
2. **All channels setting**: Select all LED outputs, 9 channels (in case of TB62D786FTG), or 24 channels (in case of TB62D787FTG).
3. **Special mode setting**: LED outputs are selected in a sequence. (9 channels of OUTR0 to OUTB2 for TB62D786FTG, and 24 channels of OUTR0 to OUTB7 for TB62D786FTG).
4. **12 channels input**: Divide 24 channels by 12 channels and select each 12 channel of LED output.
5. **6 channels input**: Divide 24 channels by 6 channels and select each 6 channel of LED output.

<table>
<thead>
<tr>
<th>Interval</th>
<th>Start command</th>
<th>Slave address</th>
<th>Sub address</th>
<th>PWM DATA</th>
<th>Period command</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA-IN</td>
<td>&quot;0&quot;</td>
<td>&quot;0/1&quot;</td>
<td>&quot;0/1&quot;</td>
<td>&quot;0/1&quot;</td>
<td>&quot;0/1&quot;</td>
</tr>
</tbody>
</table>

**Figure 4-24 Sub address (Single-wire input)**
Output channel setting mode is shown in the table 4-7. (From OUTR0 to OUTB2 and from OUTR7 to OUTG7, excerpted from the technical DATA, all channel setting mode, special mode, 12 channel input mode, and 6 channel input mode)

Though the sub address that is not described in the technical DATA is not received, it is recommended to avoid inputting it for shipment to guarantee safety.

When PWM DATA is configured to the different channel groups (i.e., different sub address) in 6 channel input and 12 channel input mode, the slave addresses of the input formats are the same. In this case, the interval period between the input formats does not need to be 3 ms or more that is described in the section 4.2.8. Since the setting LED outputs are different, the communication is possible with only the interval period of 10 μs.

<table>
<thead>
<tr>
<th>Sub address</th>
<th>DATA-IN</th>
<th>Hexadecimal number</th>
<th>Decimal number</th>
<th>LED output</th>
<th>PWM DATA setting target</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;00000010&quot;</td>
<td>0101010101011001</td>
<td>0x55, 0x59</td>
<td>85, 89</td>
<td>/OUTR0</td>
<td>Select only specified LED output</td>
</tr>
<tr>
<td>&quot;00000100&quot;</td>
<td>0101010101100101</td>
<td>0x55, 0x65</td>
<td>85, 101</td>
<td>/OUTG0</td>
<td></td>
</tr>
<tr>
<td>&quot;00000110&quot;</td>
<td>0101010101101001</td>
<td>0x55, 0x69</td>
<td>85, 105</td>
<td>/OUTB0</td>
<td></td>
</tr>
<tr>
<td>&quot;00001000&quot;</td>
<td>0101010110010101</td>
<td>0x55, 0x95</td>
<td>85, 149</td>
<td>/OUTR1</td>
<td></td>
</tr>
<tr>
<td>&quot;00001010&quot;</td>
<td>0101010110100101</td>
<td>0x55, 0x99</td>
<td>85, 153</td>
<td>/OUTG1</td>
<td></td>
</tr>
<tr>
<td>&quot;00001100&quot;</td>
<td>0101010111001001</td>
<td>0x55, 0xA5</td>
<td>85, 165</td>
<td>/OUTR2</td>
<td></td>
</tr>
<tr>
<td>&quot;00001111&quot;</td>
<td>0101010111010101</td>
<td>0x55, 0xA9</td>
<td>85, 169</td>
<td>/OUTB2</td>
<td></td>
</tr>
<tr>
<td>&quot;00010000&quot;</td>
<td>0101011001010101</td>
<td>0x56, 0x55</td>
<td>86, 85</td>
<td>/OUTB3</td>
<td></td>
</tr>
<tr>
<td>&quot;00010010&quot;</td>
<td>0101011001011001</td>
<td>0x56, 0x59</td>
<td>86, 89</td>
<td>/OUTB7</td>
<td></td>
</tr>
<tr>
<td>&quot;00100000&quot;</td>
<td>0110010101010101</td>
<td>0x65, 0x55</td>
<td>101, 85</td>
<td>/OUTR7</td>
<td>Select LED outputs of all 9 channels or all 24 channels.</td>
</tr>
<tr>
<td>&quot;01000000&quot;</td>
<td>0110010101010101</td>
<td>0x65, 0x55</td>
<td>101, 85</td>
<td>/OUTR7</td>
<td></td>
</tr>
<tr>
<td>&quot;01100000&quot;</td>
<td>0110010101010101</td>
<td>0x69, 0x55</td>
<td>105, 85</td>
<td>/OUTG7</td>
<td></td>
</tr>
<tr>
<td>&quot;01100100&quot;</td>
<td>0110010101100101</td>
<td>0x69, 0x65</td>
<td>105, 101</td>
<td>/OUTB8</td>
<td></td>
</tr>
<tr>
<td>&quot;01100110&quot;</td>
<td>0110010101110101</td>
<td>0x69, 0x69</td>
<td>105, 105</td>
<td>/OUTR1</td>
<td></td>
</tr>
<tr>
<td>&quot;01101000&quot;</td>
<td>0110011001010101</td>
<td>0x69, 0x95</td>
<td>105, 149</td>
<td>/OUTG2</td>
<td></td>
</tr>
<tr>
<td>&quot;01101010&quot;</td>
<td>0110011001100101</td>
<td>0x69, 0x99</td>
<td>105, 153</td>
<td>/OUTB2</td>
<td></td>
</tr>
<tr>
<td>&quot;01101100&quot;</td>
<td>0110011001110101</td>
<td>0x69, 0xA5</td>
<td>105, 165</td>
<td>/OUTR2</td>
<td></td>
</tr>
</tbody>
</table>

Table 4-7 Sub address (Single-wire input) excerpted from the technical DATA
4.2.7. PWM DATA (Single-wire input)

As shown in the figure 4-25, PWM DATA is configured to control the selected LED outputs.

1. Output channel setting: 1 byte
2. All channels setting: 1 byte
3. Special mode setting: 9 bytes or 24 bytes
4. 12 channels input: 12 bytes
5. 6 channels input: 6 bytes

In the sub address setting of above 3, 4, and 5, the setting can be interrupted by replacing the PWM DATA with the period command.

When LED outputs do not receive PWM DATA, former PWM DATA is used.

MSB is input first. PWM DATA is set by intermediate DATA (LSB is set “0”).

![Figure 4-25 PWM DATA (Single-wire input, 127 grayscales)](image)

The table 4-8 shows the PWM DATA of 0/127 to 8/127, 111/127, 112/127, 119/127, 120/127, and 127/127 excerpted from the technical DATA.

Though the sub address that is not described in the technical DATA is not received, it is recommended to avoid inputting it for shipment to safe.

Table 4-8 PWM DATA (Single-wire input) excerpted from the technical DATA

<table>
<thead>
<tr>
<th>PWM DATA</th>
<th>Hexadecimal number</th>
<th>Decimal number</th>
<th>PWM dimmable</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;00000000&quot;</td>
<td>0101010101010101</td>
<td>0x55, 0x55</td>
<td>85, 85</td>
<td>0/127</td>
</tr>
<tr>
<td>&quot;00000010&quot;</td>
<td>0101010101011001</td>
<td>0x55, 0x59</td>
<td>85, 89</td>
<td>1/127</td>
</tr>
<tr>
<td>&quot;00000100&quot;</td>
<td>0101010101100101</td>
<td>0x55, 0x65</td>
<td>85, 101</td>
<td>2/127</td>
</tr>
<tr>
<td>&quot;00000110&quot;</td>
<td>0101010110010101</td>
<td>0x55, 0x69</td>
<td>85, 105</td>
<td>3/127</td>
</tr>
<tr>
<td>&quot;00001000&quot;</td>
<td>0101011001010101</td>
<td>0x55, 0x95</td>
<td>85, 149</td>
<td>4/127</td>
</tr>
<tr>
<td>&quot;00001010&quot;</td>
<td>0101011010010101</td>
<td>0x55, 0x99</td>
<td>85, 153</td>
<td>5/127</td>
</tr>
<tr>
<td>&quot;00001100&quot;</td>
<td>0101011100100101</td>
<td>0x55, 0xA5</td>
<td>85, 165</td>
<td>6/127</td>
</tr>
<tr>
<td>&quot;00001110&quot;</td>
<td>0101011110100101</td>
<td>0x55, 0xA9</td>
<td>85, 169</td>
<td>7/127</td>
</tr>
<tr>
<td>&quot;00010000&quot;</td>
<td>0101100101010101</td>
<td>0x56, 0x55</td>
<td>86, 85</td>
<td>8/127</td>
</tr>
<tr>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
</tr>
<tr>
<td>&quot;11011110&quot;</td>
<td>10100110101010101</td>
<td>0xa6, 0xa9</td>
<td>166, 169</td>
<td>111/127</td>
</tr>
<tr>
<td>&quot;11100000&quot;</td>
<td>1010100101010101</td>
<td>0xa9, 0x55</td>
<td>169, 85</td>
<td>112/127</td>
</tr>
<tr>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
</tr>
<tr>
<td>&quot;11101110&quot;</td>
<td>1010100110101001</td>
<td>0xa9, 0xa9</td>
<td>169, 169</td>
<td>119/127</td>
</tr>
<tr>
<td>&quot;11110000&quot;</td>
<td>1010101001010101</td>
<td>0xaa, 0x55</td>
<td>170, 85</td>
<td>120/127</td>
</tr>
<tr>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
<td>~</td>
</tr>
<tr>
<td>&quot;11111110&quot;</td>
<td>10101010101010101</td>
<td>0xAA, 0xA9</td>
<td>170, 169</td>
<td>127/127</td>
</tr>
</tbody>
</table>

Initial state: Always off at the setting of 0/127.

LSB: Set “0”. Do not set “1”.

127/127: Always on.
4.2.8. Packet input (Single-wire input) (Data communication to two or more ICs)

The figure 4-26 shows the communication model of two ICs whose slave addresses are different. Input format of the two ICs, whose slave addresses are different, are communicated by consecutive packets with a certain frame cycle (fps).

After the packet ends, DATA-IN transmission becomes the idle state and does not perform the DATA communication until the next frame starts.

As for the packet (t=n, n+1, n+2・・・) and the next packet (t=n+1, n+2, n+3・・・), the interval period should be 3 ms or more between the period commands of the same slave address.

One cycle of the internal PWM counter is up to 3 ms. PWM DATA is updated after the period command ends and the count value becomes maximum. It is because if PWM DATA is transmitted to the same LED output, it is not received while the count value does not reach the maximum.

Figure 4-26 Image of packet communication to the IC with the same slave address when using two ICs with different slave addresses (Single-wire input)
## 4.2.9. Errata: Errata make the next input format into non-reception state according to the end timing of SCLK transmission.

Errata occur when using both TB62D786FTG with 9 channels and TB62D787FTG with 24 channels (Single-wire input).

**Figure 4-27** is the timing charts when DATA-IN is demodulated to SCLK internally (hereafter internal SCLK). It shows update and reception reset of PWM DATA (DATA “A”) when the first internal PWM counter after the period command is 127.

The period of one packet varies depending on the number of input formats and the frequency of the internal SCLK. Since transmissions of the internal SCLK and the internal PWM clocks are asynchronous, the timing of the period command and that of PWM DATA transmission and reception reset exist randomly in one cycle (up to 3 ms) of the internal PWM counter.

**Figure 4-27** Update and reception reset timing of PWM DATA after the period command (after demodulated)

**Figure 4-28** Timing of SCLK transmission when errata occur (after demodulated)

Errata occur in accordance with the end timing of the internal SCLK transmission. The timing of the figure 4-28 nearly corresponds to the top timing chart in the figure 4-28. In this timing, the internal SCLK transmission stops during reception reset. Therefore, the reception reset continues until the next packet starts. After it finishes at the beginning of the next packet, the packet moves to the reception waiting status. So, DATA “B” at the beginning of the packet is not received.

When errata occur, the communication continues with the received DATA “A” even in the next packet from above reasons.

Errata do not occur when the internal SCLK transmission stops during the transfer preparation (10.6 μs (min)).
<Attention>

4.2.10. Errata generation and their avoidance method (Single-wire input)

The reception reset that continues until the beginning of the next packet is completed with one internal SCLK input. Therefore, when errata occur, it is recommended to adopt the avoidance methods shown in the figure 4-30 and the figure 4-31 to finish the reception reset.

![Figure 4-29 Errata generation by start command error (after demodulated)]

![Figure 4-30 Errata avoidance method (1): Adding one data "1". (Single-wire input) (Example)]

![Figure 4-31 Errata avoidance method (2): Adding 4 data "1" (Single-wire input) (Example)]
4.2.11. Detail description of errata (Single-wire input)

Occurrence of errata depends on the PWM counter timing. Figure 4-32 and the figure 4-33 show the timing charts, where errata do not occur (charts of DATA-IN (1) and (2)) and occur (charts of DATA-IN (3), (4), and (5)).

Figure 4-32 shows the example when 127\textsuperscript{th} PWM counter timing comes earlier, and the figure 4-33 shows when it comes later.

In the charts of DATA-IN (3), (4), and (5), the internal SCLK transmission stops during the period between (B) and (C) where PWM DATA updates and resets. Therefore, the reset is not completed until the up edge of the internal SCLK is recognized at (D). So, the MSB DATA at (D) is invalidated and the start command is not enabled. As a result, its input format becomes in the non-receiving state.

At this time, the IC operation continues by the received PWM DATA, and does not freeze.

In the case that the packet is consisted of two or more input formats, the second and subsequent input formats are always received because the reset, which had been interrupted at (D), has completed and the reception status becomes enabled.
126th PWM counter (10.6 μs (min)) has a preparation period of DATA transference that performs without internal SCLK transmission. Also, the maximum period of the PWM counter cycle, where the 127th PWM counters exist randomly, is 3026 μs. Therefore, the length of the packet, in which errata do not occur, can be calculated as follows.

Condition example: SCLK transmission: 28 bytes per 1 format, 8 clocks per 1 byte, frequency = 1 MHz. When SCLK packet is short: Shorter than the following value; 8 clocks÷1 MHz×28 bytes+10.6 μs = 224 μs+10.6 μs = 234.6 μs

When SCLK packet is long: Longer than the following value; 8 clocks÷1 MHz×28 bytes+3026 μs = 224 μs+3026 μs = 3250 μs

However, it is difficult to visually recognize the occurrence of errata even if the DATA of the beginning input format of the next packet is not received, because the LED can illuminate by using the prior PWM DATA which is not influenced by errata. Therefore, it is difficult to verify errata existence. Moreover, the control of the packet length is complicated. So, the errata avoidance method described in the chapter 4.2.10 is recommended.
4.3. Method of generating the single-wire input signal (used for TB62D786FTG and TB62D787FTG) from the 2-wire input signal (used for TB62781FNG and TB62D612FTG)

Input formats are the same for 2-wire input type (TB62781FNG and TB62D612FTG) and for single-wire input type (TB62D786FTG and TB62D787FTG). The single-wire input signal can be generated by ExOR calculation of the 2-wire input signal. Because SPI signal is an easy-to-handle signal, conversion from the 2-wire input signal to the signal-wire input signal for communication is possible.

![Logic description of SCLK and SDA, and DATA-IN](image)

Figure 4-34 Logic description of SCLK and SDA, and DATA-IN

The reference circuit is shown below. When performing the ExOR calculation, a glitch generates due to SPI signal delays. And a reception error occurs in a single-wire input communication. To avoid this, a glitch avoidance circuit is provided. Figure 4-35 shows the conversion circuit that uses one ExOR (TC74VHC86) and one D flip-flop (TC7WH74). The timing chart of the conversion circuit is shown in the figure 4-36.

![Conversion circuit diagram](image)

Figure 4-35 Conversion circuit (from SCLK and SDA to DATA-IN)

![Timing charts](image)

Figure 4-36 Timing charts of the conversion circuit

Note: The delayed waveforms occurred at (A) in the figure are reflected on the ExOR input directly. Some CMOS logic products do not indicate slow clocks. However, the wire between the gates is shortened for noise reduction. Also, the waveforms continuously rise and fall. So, there are no problems in the circuit operation. The buffer for the Schmitt trigger input can be inserted between (A) and the ExOR input as required.
5. Power Consumption and Heat Radiation Design

5.1. Power consumption

The power of the constant current LED driver IC is consumed by two parts: “the constant current outputs”, and “the logic block and 5 V regulator circuit”.

5.1.1. Power consumed by the constant current outputs: P(out)

As described in the section 3.3, the difference voltage between LED power supply (VL) and LED (Vf) is applied to the constant current outputs.

Since the constant current drive is enabled when the output voltage exceeds 0.4 V (TB62781FNG or TB62D612FTG) or 0.5 V (TB62D786FTG or TB62D787FTG), connect the external resistor (RR) or control the lighting rate in order to prevent the power consumption from concentrating on the IC.

5.1.2. Power consumed by the logic block and the 5 V regulator circuit

When supplying Vcc from the VLOUT in using TB62D786FNG and TB62D787FTG (Single-wire input), the power consumed by the 5 V regulator circuit must be considered in addition to the power consumed by the logic block.

5.1.2.1. Power consumed by the logic block: P (LOGIC)

Power is consumed at VCC pin where the current of ICC flows. The approximate formula is \[ P(\text{LOGIC}) = Vcc \times ICC. \]

5.1.2.2. Power consumed by the 5 V regulator circuit: P (VL)

It is consumed only by a single-wire input LED drivers. The 5 V regulator, which generates VLOUT (about 5 V) from the main power supply (VL), consumes the power.

The larger the differential voltage between the main power supply (VL) and VLOUT (about 5 V), the larger the power consumption becomes.

The 5 V regulator ensures the current supply of up to 15 mA for external components in addition to ICC. So, P(VL) can be calculated as follows; \[ P(VL) = (VL-VLOUT) \times (ICC + \text{up to 15 mA}). \]

5.2. Heat radiation design

When illuminating multiple channels at the same time with a large current, the heat radiation should be properly designed so as not to exceed the specified junction temperature (Tj) even for a moment.

\[ Tj = P \times Rth (j-a) + Ta \]

\[ \begin{align*}
Rth (j-a) & : \text{junction - Ta heat resistance} \\
Ta & : \text{Ambient temperature}
\end{align*} \]

The maximum of the junction temperature (Tj) is 150°C. Considering the margin of approximately 20% is recommended for the thermal design. Rth (j-a) is influenced by IC peripheral conditions. Refer to the power dissipation graph and the absolute maximum rating of each product.
5.3 Derating graphs

5.3.1 Derating graph and power dissipation of TB62781FNG (Vcc=5 V and VOUT(ON)=1.0 V, when mounted on a board.)

Figure 5-1 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only)

Above three graphs show relations of duty and IOUT at Ta of 25°C, 55°C, and 85°C, respectively (conditions; VOUT(ON)=1.0 V and the maximum junction temperature (Tj)=135°C). When VOUT(ON) is higher than 1.0 V, P(out) becomes greater than the value shown in the graph. So, IOUT or duty should be restricted more tightly than conditions of the graph. IOUT range that guarantees a current accuracy is from 5 mA to 40 mA.

Figure 5-2 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C

The power dissipation range at Tj=150°C corresponds to the area enclosed with the black line in the figure 5-2. The maximum power dissipation is gained when Ta is from 0°C to 25°C. Upper limit of Ta is 85°C that is the maximum of the operating temperature. For thermal designing, refer to the power dissipations at Tj=135°C and Tj=120°C shown in the figure 5-2 and take the temperature margins.
5.3.2. Derating graph and power dissipation of TB62D612FTG (Vcc=5 V and VOUT(ON)=1.0 V, when mounted on a board.)

Above three graphs show relations of duty and IOUT at Ta of 25°C, 55°C, and 85°C, respectively (conditions; VOUT(ON)=1.0 V and the maximum junction temperature (Tj)=135°C). When VOUT(ON) is higher than 1.0 V, P(out) becomes greater than the value shown in the graph. So, IOUT or duty should be restricted more tightly than conditions of the graph. IOUT range that guarantees a current accuracy is from 5 mA to 40 mA.

The power dissipation range at Tj=150°C corresponds to the area enclosed with the black line in the figure 5-4. The maximum power dissipation is gained when Ta is from 0°C to 25°C. Upper limit of Ta is 85°C that is the maximum of the operating temperature. For thermal designing, refer to the power dissipations at Tj=135°C and Tj=120°C shown in the figure 5-4 and take the temperature margins.
5.3.3. Derating graph and power dissipation of TB62D786FTG (Vcc=5 V and VOUT(ON)=1.0 V, when mounted on a board.)

![Derating graph](image)

Figure 5-5 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and VOUT(ON)=1.0 V) (for reference only)

Above three graphs show relations of duty and IOUT at Ta of 25°C, 55°C, and 85°C, respectively (conditions; VOUT(ON)=1.0 V and the maximum junction temperature (Tj)=135°C). When VOUT(ON) is higher than 1.0 V, P(out) becomes greater than the value shown in the graph. So, IOUT or duty should be restricted more tightly than conditions of the graph. IOUT range that guarantees a current accuracy is from 5 mA to 40 mA.

![Power dissipation](image)

Figure 5-6 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C

The power dissipation range at Tj=150°C corresponds to the area enclosed with the black line in the figure 5-6. The maximum power dissipation is gained when Ta is from 0°C to 25°C. Upper limit of Ta is 85°C that is the maximum of the operating temperature. For thermal designing, refer to the power dissipations at Tj=135°C and Tj=120°C shown in the figure 5-6 and take the temperature margins.
5.3.4. Derating graph and power dissipation of TB62D787FTG (Vcc=5 V and V\text{OUT(ON)}=1.0 V, when mounted on a board.)

Figure 5-7 Derating graph (Tj=135°C, Ta=25°C, 55°C, or 85°C, and V\text{OUT(ON)}=1.0 V) (for reference only)

Above three graphs show relations of duty and I\text{OUT} at Ta of 25°C, 55°C, and 85°C, respectively (conditions; V\text{OUT(ON)}=1.0 V and the maximum junction temperature (Tj)=135°C). When V\text{OUT(ON)} is higher than 1.0 V, P(\text{out}) becomes greater than the value shown in the graph. So, I\text{OUT} or duty should be restricted more tightly than conditions of the graph. I\text{OUT} range that guarantees a current accuracy is from 5 mA to 40 mA. When output current exceeds 40 mA, supply V\text{LOUT} only for TB62D787FTG.

Figure 5-8 Power dissipation when maximum of Tj is 120°C, 135°C, or 150°C

The power dissipation range at Tj=150°C corresponds to the area enclosed with the black line in the figure 5-8. The maximum power dissipation is gained when Ta is from 0°C to 25°C. Upper limit of Ta is 85°C that is the maximum of the operating temperature. For thermal designing, refer to the power dissipations at Tj=135°C and Tj=120°C shown in the figure 5-8 and take the temperature margins.
6. Foot Pattern (for reference only)

6.1. Foot pattern of TB62781FNG (for reference only)

SSOP20-P-225-0.65A

Unit: mm

Notes

• All linear dimensions are given in millimeters unless otherwise specifies.
• This drawing is based on JEITA ET-7501 Level3 and should be treated as a reference only. Accuracy and completeness of drawings and information are not guaranteed.
• Customers are solely responsible for all aspects of their own land pattern, including but not limited to soldering processes.
• The drawing in this document may not accurately represent the actual shape or dimensions. Do not design the circuit by estimating the dimensions of the actual product from figures and others in this document.
• Before creating and producing designs and using, customers must also refer to and comply with the latest versions of all relevant information of this document and the instructions for the application that product will be used with or for.
6.2. Foot pattern of TB62D612FTG (for reference only)
P-WQFN36-0606-0.50-001
Unit: mm

Place thermal via on the thermal pad that is on the back of the QFN package. And all the grounding patterns of the product should run on the solder mask of the PCB.
Thermal pad size is 4.6 mm×4.6 mm. This via pattern is for reference only.

Notes
• All linear dimensions are given in millimeters unless otherwise specifies.
• This drawing is based on JEITA ET-7501 Level3 and should be treated as a reference only. Accuracy and completeness of drawings and information are not guaranteed.
• Customers are solely responsible for all aspects of their own land pattern, including but not limited to soldering processes.
• The drawing in this document may not accurately represent the actual shape or dimensions. Do not design the circuit by estimating the dimensions of the actual product from figures and others in this document.
• Before creating and producing designs and using, customers must also refer to and comply with the latest versions of all relevant information of this document and the instructions for the application that product will be used with or for.
6.3. Foot pattern of TB62D786FTG (for reference only)

P-VQFN24-0404-0.50-001

Unit: mm

Place thermal via on the thermal pad that is on the back of the QFN package. And all the grounding patterns of the product should run on the solder mask of the PCB.
Thermal pad size is 2.4 mm×2.4 mm. This via pattern is for reference only.

Notes

- All linear dimensions are given in millimeters unless otherwise specifies.
- This drawing is based on JEITA ET-7501 Level3 and should be treated as a reference only. Accuracy and completeness of drawings and information are not guaranteed.
- Customers are solely responsible for all aspects of their own land pattern, including but not limited to soldering processes.
- The drawing in this document may not accurately represent the actual shape or dimensions. Do not design the circuit by estimating the dimensions of the actual product from figures and others in this document.
- Before creating and producing designs and using, customers must also refer to and comply with the latest versions of all relevant information of this document and the instructions for the application that product will be used with or for.
6.4. Foot pattern of TB62D787FTG (for reference only)

P-VQFN40-0606-0.50-001

Unit: mm

Place thermal via on the thermal pad that is on the back of the QFN package. And all the grounding patterns of the product should run on the solder mask of the PCB.

Thermal pad size is 4.2 mm×4.2 mm. This via pattern is for reference only.

**Notes**

- All linear dimensions are given in millimeters unless otherwise specifies.
- This drawing is based on JEITA ET-7501 Level3 and should be treated as a reference only. Accuracy and completeness of drawings and information are not guaranteed.
- Customers are solely responsible for all aspects of their own land pattern, including but not limited to soldering processes.
- The drawing in this document may not accurately represent the actual shape or dimensions. Do not design the circuit by estimating the dimensions of the actual product from figures and others in this document.
- Before creating and producing designs and using, customers must also refer to and comply with the latest versions of all relevant information of this document and the instructions for the application that product will be used with or for.
Notes on Contents

1. Block Diagrams
   Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

2. Equivalent Circuits
   The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

3. Timing Charts
   Timing charts may be simplified for explanatory purposes.

4. Application Circuits
   The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.
   Any license to any industrial property rights is not granted by provision of these application circuit examples.

5. Test Circuits
   Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.
IC Usage Considerations

Notes on handling of ICs

(1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

(2) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion. In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

(3) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.

(4) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition. Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
Points to remember on handling of ICs

(1) Thermal Shutdown Circuit
Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately. Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

(2) Heat Radiation Design
In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (Tj) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.
RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as “TOSHIBA.”

Hardware, software and systems described in this document are collectively referred to as “Product”.

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA’s written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook” and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.

- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.