# CMOS Logic IC STD (Standard) Series Outline

### **Outline:**

CMOS Logic Standard Series (TC40xx/TC45xx) covers a wide range of operating voltages (3-18 V) and is the only product line that operates above 6V.

This document provides an overview of the product, part numbering method, maximum ratings, electrical characteristics, and measurement methods.

#### Table of Contents

| Outline:                                      | 1  |
|-----------------------------------------------|----|
| 1. General                                    | 4  |
| 1.1. General                                  | 4  |
| 1.2. Feature                                  | 5  |
| 1.2.1. Wider Operating Supply Voltage Range   | 5  |
| 1.2.2. Interface Capability                   | 5  |
| 1.2.3. Standard Output Current                | 6  |
| 2. Method of Designating CMOS Logic ICs       | 7  |
| 2.1. Part Naming Conventions                  | 7  |
| 3. Explanation of Ratings and Standards       | 8  |
| 3.1. Absolute Maximum Ratings                 | 8  |
| 3.2. Operating Ranges                         | 8  |
| 3.3. DC Characteristics                       | 9  |
| 3.3.1. DC Characteristics (TC4001B)           | 9  |
| 4. Explanation of Symbols Used in Data Sheets | 10 |
| 4.1. How to Read a Truth Table                | 10 |
| 4.2. AC Characteristics                       | 10 |
| 4.2.1. I/O Switching Waveforms of STD Series  | 11 |
| 5. Other Electrical Characteristics           | 12 |
| 5.1. Power Dissipation                        | 12 |
| 5.2. Output Current Characteristics           | 13 |
| 5.3. Switching Characteristics                | 15 |
| 5.3.1. Propagation Delay Time                 | 15 |
| 6. Glossary of CMOS Logic IC Terms            | 16 |
| 6.1. Absolute Maximum Ratings                 | 16 |
| 6.2. Operating Ranges                         | 17 |
| 6.3. Electrical Characteristics               | 18 |
| 6.4. Built-in Function                        | 25 |
| 7 Related LINK                                | 26 |
| RESTRICTIONS ON PRODUCT USE                   | 27 |

#### List of Figures

| Figure 1.1 | Supply Voltage Range and Propagation Delay Time of Each Series4 |
|------------|-----------------------------------------------------------------|
| Figure 1.2 | Input Equivalent Circuit for Each Series5                       |
| Figure 1.3 | Output Equivalent Circuit for Each Series5                      |
| Figure 2.1 | Part Naming Conventions7                                        |
| Figure 4.1 | Measuring Circuit of CMOS Output10                              |
| Figure 4.2 | Input Condition                                                 |
| Figure 4.3 | t <sub>тlн</sub> , t <sub>тнl</sub> 11                          |
| Figure 4.4 | t <sub>pLH</sub> , t <sub>pHL</sub> 11                          |
| Figure 5.1 | Output Current                                                  |
| Figure 5.2 | TC4001 Output Current14                                         |
| Figure 5.3 | Propagation Delay Time for CMOS ICs15                           |

#### **List of Tables**

| Table 1.1 | Voltage Applicable to I/O Terminals ( $V_{SS}$ =0 V)6                      |
|-----------|----------------------------------------------------------------------------|
| Table 2.1 | Series Definition7                                                         |
| Table 3.1 | Absolute Maximum Ratings8                                                  |
| Table 3.2 | Operating Ranges                                                           |
| Table 3.3 | Characteristics (TC4001B, V <sub>ss</sub> =0 V)9                           |
| Table 4.1 | Definition of Symbols Used in Truth Tables10                               |
| Table 5.1 | Output Current Standards for STD Series $C^2MOS^{TM}$ (General Products)13 |
| Table 5.2 | Output Current Standards for STD Series $C^2MOS^{TM}$ (Buffer Products)14  |

### 1. General

#### 1.1. General

This document describes the STD series of  $C^2 MOS^{\text{TM}}$  Logic ICs.

The STD series is indicated by the red frame in Figure 1.1.

This series is available for use in a wide operation range, from 3 V to 18 V, and its electrical characteristics are guaranteed at 3 points (5 V, 10 V, 15 V).

In the case of analog multiplexer ICs (4051B, 4052B, 4053B), the amplitude of control signal is between VDD and Vss, and the amplitude of analog signal is between VDD and VEE.

The package lineup is wide, from DIP package to TSSOP package.



Figure 1.1 Supply Voltage Range and Propagation Delay Time of Each Series

#### 1.2. Feature

#### 1.2.1. Wider Operating Supply Voltage Range

3 to 18 V

#### 1.2.2. Interface Capability

The STD series adopts an input protection circuit with diode from input terminal to power supply side. Therefore, please use this series within the supply voltage.

The diode is eliminated in the case of the 4049B and 4050B, and thus they can convert voltage level from high-level voltages (up to 18 V) to  $V_{DD}$ .



Figure 1.2 Input Equivalent Circuit for Each Series



power supply voltage, output current I<sub>OK</sub> does not flow, regardless of whether high-impedance state or the power supply voltage is applied.

#### Figure 1.3 Output Equivalent Circuit for Each Series

#### Table 1.1 Voltage Applicable to I/O Terminals (V<sub>SS</sub>=0 V)

|                      | STD        |
|----------------------|------------|
| Input Voltage Range  |            |
| (Operation)          | 0 to Vdd   |
| (Power Down)         | 0 (Note 1) |
| Output Voltage Range |            |
| (Operation)          | 0 to Vdd   |
| (Power Down)         | 0 (Note 1) |

Note 1 : Voltage cannot be applied

#### 1.2.3. **Standard Output Current**

- + -1 mA @  $V_{DD}$  = 4.5 V +1.2 mA @  $V_{DD}$  = 4.5 V

### 2. Method of Designating CMOS Logic ICs

#### 2.1. Part Naming Conventions

| ТС   | (2) | (3) | ( | (4) | ) | )   |   |
|------|-----|-----|---|-----|---|-----|---|
| TC74 | (1) | (2) |   | (3) | ( | (4) | ) |
| 74   | (1) | (2) |   | (3) | ( | (4) | ) |

Figure 2.1 Part Naming Conventions

(1) Series, (2) Function, (3) Package, (4) Packing Method

(Example) TC74VCX08FT(EL)

(1) VCX Series, (2) 08 Function, (3) Plastic TSSOP Package, (4) Embossed tape and reel

#### (1) Series Definition

Table 2.1 shows each series and the input level.

Table 2.1Series Definition

| Series | Definition                                                                                                                    |
|--------|-------------------------------------------------------------------------------------------------------------------------------|
| Blank  | STD series                                                                                                                    |
| HC     | CMOS level input of HC series                                                                                                 |
| НСТ    | TTL level input of HC series                                                                                                  |
| AC     | CMOS level input of AC series                                                                                                 |
| ACT    | TTL level input of AC series                                                                                                  |
| VHC    | CMOS level input of VHC series                                                                                                |
| VHCT   | TTL level input of VHC series                                                                                                 |
| VHC9   | Schmitt circuit-type input of VHC series                                                                                      |
| VHCV   | Schmitt circuit-type input of VHC series<br>Capable of handling twice as much output current as other products in VHC series. |
| LCX    | TTL level input of LCX series                                                                                                 |
| VCX    | TTL level input of VCX series                                                                                                 |

#### (2) Function

The function number is represented by 2 to 8 alphanumeric characters. Function numbers are common for all series.

#### (3) Package Type

Package classification is common for all series.

| Dual in-line package (DIP)                | 14/16/20 pin                                                                                                                                                                                 |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 200-mil small-outline package (SOP)       | 14/16/20 pin                                                                                                                                                                                 |
| 150-mil small-outline package (SOIC)      | 14/16/20 pin                                                                                                                                                                                 |
| Thin shrink small-outline package (TSSOP) | 14/16/20/48 pin                                                                                                                                                                              |
| 300-mil small-outline package (US)        | 14/16/20 pin                                                                                                                                                                                 |
|                                           | Dual in-line package (DIP)<br>200-mil small-outline package (SOP)<br>150-mil small-outline package (SOIC)<br>Thin shrink small-outline package (TSSOP)<br>300-mil small-outline package (US) |

#### (4) Packing Method

Please refer to the Toshiba web page. (URL: https://toshiba.semicon-storage.com/ap-en/top.html)

### 3. Explanation of Ratings and Standards

The tables below show common ratings and electrical characteristics for the STD series. When the ratings and electrical characteristics are different from these of individual data sheets, the latter take precedence.

For the meanings of the parameters, please refer to the glossary at end of this document.

#### 3.1. Absolute Maximum Ratings

In general, absolute maximum rating values should not be exceeded, in order to guarantee the life and reliability of integrated circuit products.

Absolute maximum ratings should not be exceeded, even for a moment.

When a device is used in excess of any absolute maximum rating, it may not recover and, in many cases, permanent damage will occur.

Some products (such as level shifter, analog switch, etc.) are rated differently.

Table 3.1 shows the common absolute maximum ratings for the STD series.

| Tuble 511                   | Absolute | Huximani Kutings         |      |
|-----------------------------|----------|--------------------------|------|
| Characteristics             | Symbol   | Rating                   | Unit |
| DC supply voltage           | Vdd      | VSS-0.5 to VSS+20        | V    |
| Input voltage               | Vin      | VSS-0.5 to VDD+0.5       | V    |
| Output voltage              | Vout     | VSS-0.5 to VDD+0.5       | V    |
| DC input current            | lin      | ±10                      | mA   |
| Power dissipation           | PD       | 300 (DIP)<br>180 (Other) | mW   |
| Operating temperature range | Topr     | -40 to 85                | °C   |
| Storage temperature range   | Tstg     | -65 to 150               | °C   |

 Table 3.1
 Absolute Maximum Ratings

#### 3.2. Operating Ranges

These are the conditions under which the operation of STD series devices is guaranteed. When any of these values is exceeded, operation is not guaranteed, even if the value is still within the absolute maximum rating in Table 3.1.

Unused input terminals must be connected to either  $V_{\text{DD}}$  or  $V_{\text{SS}}.$ 

Some products (such as level shifter, analog switch, etc.) are rated differently.

Table 3.2 shows the common operating ranges for the STD series.

| Characteristics   | Symbol | Rating   | Unit |
|-------------------|--------|----------|------|
| DC supply voltage | Vdd    | 3 to 18  | V    |
| Input voltage     | Vin    | 0 to VDD | V    |

#### **3.3.** DC Characteristics

Tables 3.3 shows DC characteristics for the STD series.

#### 3.3.1. DC Characteristics (TC4001B)

#### Table 3.3 Characteristics (TC4001B, V<sub>SS</sub>=0 V)

|                     |              | _      | Test Condition                                                                      |                    | -40°C                            |                      | 25°C                             |                              |                      | 85°C                             |                      |      |
|---------------------|--------------|--------|-------------------------------------------------------------------------------------|--------------------|----------------------------------|----------------------|----------------------------------|------------------------------|----------------------|----------------------------------|----------------------|------|
| Chara               | acteristics  | Symbol |                                                                                     | Vdd<br>(V)         | Min                              | Max                  | Min                              | Тур.                         | Max                  | Min                              | Max                  | Unit |
| High-lev<br>voltage | vel output   | Vон    | IOUT  < 1 μA<br>VIN = VSS                                                           | 5<br>10<br>15      | 4.95<br>9.95<br>14.95            | -                    | 4.95<br>9.95<br>14.95            | 5.00<br>10.00<br>15.00       | -                    | 4.95<br>9.95<br>14.95            |                      | V    |
| Low-leve<br>voltage | el output    | Vol    | IOUT  < 1 μA<br>VIN = VSS, VDD                                                      | 5<br>10<br>15      |                                  | 0.05<br>0.05<br>0.05 | -<br>-                           | 0.00<br>0.00<br>0.00         | 0.05<br>0.05<br>0.05 |                                  | 0.05<br>0.05<br>0.05 | V    |
| Output ł            | nigh current | Юн     | VOH = 4.6 V<br>VOH = 2.5 V<br>VOH = 9.5 V<br>VOH = 13.5 V<br>VIN = VSS              | 5<br>5<br>10<br>15 | -0.61<br>-2.50<br>-1.50<br>-4.00 | -<br>-<br>-          | -0.51<br>-2.10<br>-1.30<br>-3.40 | -1.0<br>-4.0<br>-2.2<br>-9.0 | -<br>-<br>-          | -0.42<br>-1.70<br>-1.10<br>-2.80 | -<br>-<br>-          | mA   |
| Output I            | ow current   | IOL    | VOL = 0.4 V<br>VOL = 0.5 V<br>VOL = 1.5 V<br>VIN = VSS, VDD                         | 5<br>10<br>15      | 0.61<br>1.50<br>4.00             | -                    | 0.51<br>1.30<br>3.40             | 1.2<br>3.2<br>12.0           | -                    | 0.42<br>1.10<br>2.80             | -                    | mA   |
| Input hiç           | gh voltage   | Vih    | Vout = 0.5 V<br>Vout = 1.0 V<br>Vout = 1.5 V<br> Iout  < 1 µA                       | 5<br>10<br>15      | 3.5<br>7.0<br>11.0               | -<br>-               | 3.5<br>7.0<br>11.0               | 2.75<br>5.50<br>8.25         | -<br>-               | 3.5<br>7.0<br>11.0               | -<br>-               | V    |
| Input lov           | w voltage    | VIL    | Vout = 0.5 V, 4.5 V<br>Vout = 1.0 V, 9.0 V<br>Vout = 1.5 V, 13.5 V<br> IOut  < 1 µA | 5<br>10<br>15      | -                                | 1.5<br>3.0<br>4.0    | -<br>-                           | 2.25<br>4.50<br>6.75         | 1.5<br>3.0<br>4.0    | -                                | 1.5<br>3.0<br>4.0    | V    |
| Input               | "H" level    | Ιн     | VIH = 18 V                                                                          | 18                 | -                                | 0.1                  | -                                | 10 <sup>-5</sup>             | 0.1                  | -                                | 1.0                  | μA   |
| current             | "L" level    | ١L     | VIL = 0 V                                                                           | 18                 | -                                | -0.1                 | -                                | -10 <sup>-5</sup>            | -0.1                 | -                                | -1.0                 | μA   |
| Quiesce<br>current  | ent supply   | IDD    | VIN = VSS, VDD<br>(Note 1)                                                          | 5<br>10<br>15      | -<br>-<br>-                      | 0.25<br>0.50<br>1.00 |                                  | 0.001<br>0.001<br>0.002      | 0.25<br>0.50<br>1.00 |                                  | 7.5<br>15.0<br>30.0  | μA   |

Note 1: All input combinations are valid.

### 4. Explanation of Symbols Used in Data Sheets

#### 4.1. How to Read a Truth Table

#### Table 4.1 Definition of Symbols Used in Truth Tables

| SYMBOL | DEFINITION                                                      |
|--------|-----------------------------------------------------------------|
| Н      | High level (indicates stationary input or output)               |
| L      | Low level (indicates stationary input or output)                |
| ſ      | Indicates leading edge changing from L to H.                    |
| ┍╺┙    | Indicates leading edge changing from H to L.                    |
| Х      | Don't care (either H or L)                                      |
| Z      | High-impedance state                                            |
| a…h    | The level of the parallel inputs A to H (either H or L).        |
| Q0     | Level of Q just before input condition indicated in truth table |
| Qn     | Level of Q just before input active edge ( $f$ or $1$ )         |
| Л      | One H-level pulse                                               |
| Т      | One L-level pulse                                               |

#### 4.2. AC Characteristics

The AC characteristics of datasheets specify the transient characteristics.

Figure 4.1 shows measuring circuit. Figures 4.2 to 4.4 show I/O switching waveforms.

(Condition of input waveform: An amplitude range is between  $V_{DD}$  and  $V_{SS}$ , and rise and fall times are 20 ns.)

To ensure normal functioning of the device, the following timings must be adhered to.



Figure 4.1 Measuring Circuit of CMOS Output

#### 4.2.1. I/O Switching Waveforms of STD Series



Figure 4.2 Input Condition



Figure 4.3 ttlh, tthl



Figure 4.4  $t_{pLH}$ ,  $t_{pHL}$ 

### 5. Other Electrical Characteristics

### 5.1. Power Dissipation

The power dissipation is given by the sum of the quiescent supply current and the dynamic operating current. Therefore, it can be obtained from the following equation:

 $P_{D} = C_{PD} \cdot f_{IN} \cdot V_{CC}^{2} + C_{L} \cdot f_{OUT} \cdot V_{CC}^{2} + I_{CC} \cdot V_{CC}$ 

C<sub>PD</sub> : Power Dissipation Capacitance

C<sub>L</sub> : Load Capacitance

f<sub>IN</sub> : Input Frequency

f<sub>OUT</sub> : Output Frequency

In the case of CMOS ICs, if inputs are held at  $V_{DD}$  or  $V_{SS}$ , either the N-ch MOS or the P-ch MOS turns off. As a result, the quiescent supply current from  $V_{CC}$  to GND is just a few nA at room temperature.

Therefore, the quiescent supply current increases in direct proportion to the power supply voltage and increases exponentially with the temperature.

The dynamic power dissipation of CMOS ICs is calculated by summing the switching currents and the through currents. The switching currents are due to the charging and discharging of each gate capacitance, when the gate in the circuit that includes the output buffer inverts, and the through currents flow from  $V_{DD}$  to  $V_{SS}$  when the P-ch MOS and the N-ch MOS that constitute the gate turn on briefly at the same time during inversion time.

When the rise and fall times of the input signal are small (a few ns), the through current in the gate is negligible compared with the switching current. Thus, the dynamic supply current is determined by the internal capacitance of the IC and the charging and discharging currents of the load capacitance ( $C_L$ ).

However, in specific applications such as crystal oscillators, supply current characteristics depend on the through current, and the result calculated using  $C_{PD}$  cannot be used.

### 5.2. Output Current Characteristics

Since  $C^2MOS^{TM}$  ICs use P-ch MOS and N-ch MOS in a complementary manner, normally either the source current or the sink current can flow to the output. There are two types of output current characteristics. One is for the general products of the STD series and the other is for buffers (TC4049B/4050B, etc.) of the STD series.



Figure 5.1 Output Current

The output current standards for the STD series  $C^2MOS^{TM}$  ICs are shown in Table 5.1, and the output current standards for the STD series  $C^2MOS^{TM}$  buffers are shown in Table 5.2.

The slope of the voltage versus current characteristic is the same for all devices in the non-saturated part of the curve (except for  $I_{OH}$  when  $V_{DD} = 5$  V, as shown in Table 5.2) and the non-saturated characteristic is virtually a straight line. Given a single point on the non-saturated part of the curve, it is possible to calculate any other point on the non-saturated part of the curve.

However, when  $V_{DS}$  is high, the current is saturated and therefore cannot be calculated from the straight line of the non-saturated part of the characteristic curve. Additionally, when  $V_{DS}$  is high, the power consumption is large. For these two reasons, then,  $C^2MOS^{TM}$  devices should not be used for high- $V_{DS}$  applications.

| CHARACTERISTIC               | Symbol          | Test conditions                                                                                                        | Minim                             | Units                                     |                                   |       |
|------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|-----------------------------------|-------|
| CHARACTERISTIC               | Symbol          | rest conditions                                                                                                        | – 40°C                            | 25°C                                      | 85°C                              | Onits |
| High-level<br>output current | I <sub>ОН</sub> | $V_{DD} = 5V, V_{OH} = 4.6V$ $V_{DD} = 5V, V_{OH} = 2.5V$ $V_{DD} = 10V, V_{OH} = 9.5V$ $V_{DD} = 15V, V_{OH} = 13.5V$ | - 0.61<br>- 2.5<br>- 1.5<br>- 4.0 | - <b>0.5</b> 1<br>- 2.1<br>- 1.3<br>- 3.4 | - 0.42<br>- 1.7<br>- 1.1<br>- 2.8 | mA    |
| Low-level<br>output current  | IOL             | $V_{DD} = 5V, V_{OL} = 0.4V$<br>$V_{DD} = 10V, V_{OL} = 0.5V$<br>$V_{DD} = 15V, V_{OL} = 1.5V$                         | 0.61<br>1.5<br>4.0                | 0.51<br>1.3<br>3.4                        | 0.42<br>1.1<br>2.8                | mA    |

Table 5.1 Output Current Standards for STD Series C<sup>2</sup>MOS<sup>™</sup> (General Products)

| CHARACTERISTIC S             | Symbol | Test conditions                                                                                                                                                                                  | Minim                     | Units                     |                           |       |
|------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
|                              | symbol | rest conditions                                                                                                                                                                                  | – 40°C                    | 25°C                      | 85°C                      | Units |
| High-level<br>output current | юн     | $V_{DD} = 5V, V_{OH} = 4.6V$<br>$V_{DD} = 5V, V_{OH} = 2.5V$<br>$V_{DD} = 10V, V_{OH} = 9.5V$                                                                                                    | - 0.73<br>- 2.4<br>- 1.8  | - 0.65<br>- 2,1<br>- 1.65 | - 0.58<br>- 1.9<br>- 1.35 | mA    |
| Low-level output<br>current  | lol    | V <sub>DD</sub> = 15V, V <sub>OL</sub> = 13.5V<br>V <sub>DD</sub> = 5V, V <sub>OL</sub> = 0.4V<br>V <sub>DD</sub> = 10V, V <sub>OL</sub> = 0.5V<br>V <sub>DD</sub> = 15V, V <sub>OL</sub> = 1.5V | - 4.8<br>3.8<br>9.6<br>28 | -4.3<br>3.2<br>8<br>24    | - 3.5<br>2.9<br>6.6<br>20 | mA    |

| Table 5.2 O | utput Current | Standards for | <b>STD Series</b> | C <sup>2</sup> MOS <sup>™</sup> | (Buffer Products) |
|-------------|---------------|---------------|-------------------|---------------------------------|-------------------|
|-------------|---------------|---------------|-------------------|---------------------------------|-------------------|

The output current characteristics (standard values) for the representative TC4001B example are shown in Figure 5.2. As is made clear in Figure 5.2, compared to normal temperatures, the output current at high temperatures is reduced by 15% to 20% (approximately).



Figure 5.2 TC4001 Output Current

TOSHIBA

### 5.3. Switching Characteristics

#### 5.3.1. Propagation Delay Time

The propagation delay time for MOS ICs is determined by the internal FET's drain current characteristics (ON-resistance) and each circuit's internal capacitance. In general, the propagation delay time becomes longer as the number of gate stages connected between input and output increases.

The propagation delay time for  $C^2MOS^{TM}$  ICs is stipulated in terms of the high-level propagation delay tine  $(t_{pLH})$  and the low-level propagation delay tine  $(t_{pHL})$ . The former is the amount of time between the input being changed and the output reverting from the L level to the H level in response; the latter is the amount of time until the output reverts from the H level to the L level in response to a change in the input level.

As the propagation delay times fluctuate with changes in the power voltage ( $V_{DD}$ - $V_{SS}$ ), load conditions (load capacitance) and input waveform conditions, it is necessary to ensure that these parameters are always stipulated for a measurement.

Figure 5.3 shows an example of the characteristics of  $t_{pLH}$  and  $t_{pHL}$  versus  $V_{DD}$  with a fixed load capacitance, and an example of the characteristics of  $t_{pLH}$  and  $t_{pLH}$ -C<sub>L</sub> with a fixed level of  $V_{DD}$ .

It is clear from Figure 5.3 that propagation delay time increases in direct proportion to the load capacitance.



Figure 5.3 Propagation Delay Time for CMOS ICs

## 6. Glossary of CMOS Logic IC Terms

### 6.1. Absolute Maximum Ratings

| Parameter                       | Symbol                                                                 | Definition                                                                                                                                                                                                                                                                                                          |
|---------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage                  | V <sub>DD</sub> - V <sub>SS</sub><br>V <sub>CC</sub>                   | The rated voltage of the power supply terminal at which an IC will<br>not suffer breakdown, deterioration of characteristics, or reduced<br>reliability.                                                                                                                                                            |
| Supply voltage                  | V <sub>DD</sub> - V <sub>EE</sub><br>V <sub>CC</sub> - V <sub>EE</sub> | The rated voltage across the $V_{CC}$ , $V_{DD}$ and $V_{EE}$ terminals at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability.                                                                                                                                         |
| Input voltage                   | V <sub>IN</sub>                                                        | The rated voltage of the input terminal at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability.                                                                                                                                                                         |
| Output voltage                  | V <sub>OUT</sub>                                                       | The rated voltage of the output terminal at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability.                                                                                                                                                                        |
| Switch I/O voltage              | V <sub>I/O</sub>                                                       | The rated voltage across the input and output terminals at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability.                                                                                                                                                         |
| Input diode current             | I <sub>IK</sub>                                                        | The rated current of the input terminal at which an IC will not suffer breakdown due to latch-up.                                                                                                                                                                                                                   |
| Output diode current            | I <sub>OK</sub>                                                        | The rated current of the output terminal at which an IC will not suffer breakdown due to latch-up.                                                                                                                                                                                                                  |
| Output current                  | I <sub>OUT</sub>                                                       | The rated current that can flow through one output terminal.                                                                                                                                                                                                                                                        |
| Switch through current          | IT                                                                     | The rated current between the input and output terminals of a switch at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability.                                                                                                                                            |
| V <sub>CC</sub> /ground current | I <sub>CC</sub><br>I <sub>CC</sub> / I <sub>GND</sub>                  | The rated current between the power supply and ground terminals at which an IC will not suffer breakdown, deterioration of characteristics, or reduced reliability. As $V_{CC}$ / ground current includes output current, substantial $V_{CC}$ / ground current can flow in an IC having multiple output terminals. |
| Power dissipation               | P <sub>D</sub>                                                         | Power consumption that does not cause IC breakdown over the entire operating temperature range.                                                                                                                                                                                                                     |
| Storage temperature             | T <sub>stg</sub>                                                       | The ambient temperature range over which no deterioration of<br>characteristics or reliability occurs when an IC is stored for a long<br>period of time or is transported with no supply voltage present.                                                                                                           |

### 6.2. Operating Ranges

| Parameter                 | Symbol                                                                                                                          | Definition                                                                                                                          |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage            | V <sub>DD</sub><br>V <sub>CC</sub><br>V <sub>EE</sub><br>V <sub>DD</sub> - V <sub>EE</sub><br>V <sub>CC</sub> - V <sub>EE</sub> | The supply voltage range over which the normal operation of an IC is guaranteed.                                                    |
| Input voltage             | V <sub>IN</sub>                                                                                                                 | The input voltage range over which the normal operation and electrical characteristics of an IC are guaranteed.                     |
| Output voltage            | V <sub>OUT</sub>                                                                                                                | The output voltage range over which the normal operation and electrical characteristics of an IC are guaranteed.                    |
| Switch I/O voltage        | V <sub>S</sub><br>V <sub>I/O</sub>                                                                                              | The switch I/O voltage range over which the normal operation and electrical characteristics of an IC are guaranteed.                |
| Output current            | I <sub>OUT</sub><br>I <sub>OH</sub> , I <sub>OL</sub><br>I <sub>OL</sub>                                                        | The maximum output current at which the normal operation and electrical characteristics of an IC are guaranteed.                    |
| Input rise and fall times | t <sub>r</sub> ,t <sub>f</sub><br>dt/d∨                                                                                         | The ranges of rise and fall times of an input signal that will not cause malfunction due to oscillation of the output.              |
| External capacitor        | C <sub>X</sub>                                                                                                                  | The external capacitance range over which the normal operation and electrical characteristics of a multivibrator IC are guaranteed. |
| External resistor         | R <sub>X</sub>                                                                                                                  | The external resistance range over which the normal operation and electrical characteristics of a multivibrator IC are guaranteed.  |
| Operating temperature     | T <sub>opr</sub>                                                                                                                | The operating temperature range over which the normal operation<br>and electrical characteristics of an IC are guaranteed.          |

### 6.3. Electrical Characteristics

\*電気的特性は測定条件下において規定されます。

| Parameter                                | Symbol           | Definition                                                                                                                                                 |
|------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High-level input voltage                 | V <sub>IH</sub>  | The input voltage at which input of an IC is driven to the High level.                                                                                     |
| Low-level input voltage                  | V <sub>IL</sub>  | The input voltage at which the input of an IC is driven to the Low level.                                                                                  |
| Positive threshold voltage               | V <sub>P</sub>   | The input threshold voltage at which a Schmitt-trigger input is driven to the High level.                                                                  |
| Negative threshold voltage               | V <sub>N</sub>   | The input threshold voltage at which a Schmitt-trigger input is driven to the Low level.                                                                   |
| Hysteresis voltage                       | V <sub>H</sub>   | The difference between the positive and negative threshold voltages of a Schmitt-trigger input.                                                            |
| High-level output voltage                | V <sub>OH</sub>  | The voltage that appears at the output when either VIH or VIL is applied to each input terminal such that the output is set to the High level.             |
| Low-level output voltage                 | V <sub>OL</sub>  | The voltage that appears at the output when either VIH or VIL is applied to each input terminal such that the output is set to the Low level.              |
| Power-off leakage current                | I <sub>OFF</sub> | The leakage current that flows into an IC via input and output terminals when the power supply is off.                                                     |
| Input leakage current                    | I <sub>IN</sub>  | The leakage current that flows through the input terminal when a voltage is present at the input terminal of an IC.                                        |
| Output off-state leakage<br>current      | I <sub>OZ</sub>  | The leakage current of an IC with an open-drain output that flows through the output terminal when it is in the high-impedance state.                      |
| Output leakage current<br>(Power-off)    | I <sub>OPD</sub> | The leakage current that flows into an IC via the output terminals when $V_{CC}$ is in the off state ( $V_{CC}$ = 0 V)                                     |
| 3-state output off-state leakage current | I <sub>OZ</sub>  | The leakage current of an IC with an open-drain or three-state<br>output that flows through the output terminal when it is in the<br>high-impedance state. |



| Parameter                                       | Symbol               | Definition                                                                                                                                         |
|-------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Input/output leakage current<br>(Switch off)    | I <sub>OFF</sub>     | The leakage current that flows through an IC from the input terminals to the output terminal when the power supply is off.                         |
| Input/output leakage current<br>(Switch on)     | I <sub>I/O</sub>     | The leakage current that flows from the input terminal to the output terminal in the switch-on and open-output states.                             |
| Control input leakage current                   | I <sub>IN</sub>      | The leakage current that flows through the control input terminal of<br>an IC when a voltage is applied to the terminal.                           |
| RX/CX terminal off-state<br>current             | I <sub>IN</sub>      | The current that flows through the RX/CX terminal of a multivibrator IC when a voltage is applied to the terminal.                                 |
| T2 terminal input leakage<br>current            | I <sub>IN</sub>      | The current that flows through the T2 terminal of a multivibrator IC when a voltage is applied to the terminal.                                    |
| Quiescent supply current                        | I <sub>CC</sub>      | The current that flows into an IC via the $V_{CC}$ terminal when the $V_{CC}$ or ground level is held constant without changing the input voltage. |
|                                                 | ΔI <sub>CC</sub>     | The current that flows into an IC via the $V_{CC}$ terminal when $V_{CC}$ - 0.6 V is applied to one input terminal.                                |
|                                                 | I <sub>CCT</sub>     | The current that flows into an IC with TTL-level input via the $V_{\text{CC}}$ terminal when a TTL-level voltage is applied to one input terminal. |
| Active-state supply current<br>(per circuit)    | I <sub>CC(opr)</sub> | The average current that flows in the no-load condition between the power supply and ground terminals due to an internal circuit operation.        |
| On-resistance                                   | R <sub>ON</sub>      | The resistance between the input and the output of an analog switch, multiplexer or demultiplexer IC in the switch-on state.                       |
| Difference of on-resistance<br>between switches | ΔR <sub>ON</sub>     | The difference in on-resistance between different input-output pairs of an analog switch, multiplexer or demultiplexer IC.                         |



| Parameter              | Symbol                                 | Definition                                                                                                                                                                                                                                                     |
|------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum pulse width    | t <sub>w(H)</sub><br>t <sub>w(L)</sub> | The minimum pulse width that is accepted at a clock input, etc. as a normal pulse.                                                                                                                                                                             |
| Minimum setup time     | ts                                     | The time interval during which data must be stable before the associated input (e.g., clock) changes. For example, when data is latched on the rising edge of a clock pulse, it is necessary to apply data at least $t_S$ before the rising edge of the clock. |
| Minimum hold time      | t <sub>h</sub>                         | The time interval during which data must be stable after the active transition of the associated input (e.g., clock).                                                                                                                                          |
| Minimum removal time   | t <sub>rem</sub>                       | The minimum time between the release of an asynchronous input (e.g., Clear, Preset) and the application of the next input (e.g., clock).                                                                                                                       |
| Minimum retrigger time | t <sub>rr</sub>                        | The minimum time necessary for a multivibrator IC to accept the next trigger signal after having received one.                                                                                                                                                 |
| Output transition time | tтLH<br>tтнL                           | The rise and fall times of the output voltage. $t_{TLH}$ is the time from 10% to 90% when the output transitions from Low to High, and $t_{THL}$ is the time from 90% to 10% when the output transitions from High to Low.                                     |



| Parameter              | Symbol                               | Definition                                                                                                                                                                                                                                                            |
|------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Propagation delay time | t <sub>pLH</sub><br>t <sub>pHL</sub> | The delay time between the application of an input signal and an output response. $t_{pLH}$ is defined as the time required for an output to transition from Low to High, and $t_{pHL}$ is defined as the time required for an output to transition from High to Low. |
|                        |                                      | HC/VHC series                                                                                                                                                                                                                                                         |
|                        |                                      | Input 50% 50%                                                                                                                                                                                                                                                         |
|                        |                                      | Output 50%                                                                                                                                                                                                                                                            |
|                        |                                      | HCT series                                                                                                                                                                                                                                                            |
|                        |                                      | Input<br>voltage 1.3 V                                                                                                                                                                                                                                                |
|                        |                                      | Output<br>voltage 1.3 V<br>t <sub>pLH</sub> 1.3 V                                                                                                                                                                                                                     |
|                        |                                      | VHCT series                                                                                                                                                                                                                                                           |
|                        |                                      | Input 1.5 V 1.5 V                                                                                                                                                                                                                                                     |
|                        |                                      | Output<br>voltage 1.5 V<br>t <sub>pLH</sub> 1.5 V                                                                                                                                                                                                                     |
|                        |                                      |                                                                                                                                                                                                                                                                       |



| Parameter                                 | Symbol                       | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output enable time<br>Output disable time | tpLZ<br>tpHZ<br>tpZL<br>tpZH | The output enable time is defined as the delay time required for a three-state terminal to be driven High or Low after the output control terminal is set to an inactive level. The output disable time is defined as the delay time required for an output terminal to assume the high-impedance state after the output control signal is set to an active level.<br>HC/VHC series<br>VCC<br>Input voltage |
|                                           |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Parameter                                                                  | Symbol                                                      | Definition                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Propagation delay time                                                     | Δt <sub>PD</sub>                                            | For counter ICs, the delay time defined for an IC from when the Qn output is inverted to when the next output $(Qn+1)$ is inverted.                                                                                                               |
| Output pulse width                                                         | t <sub>wOUT</sub>                                           | For multivibrator ICs, the width of the output pulse generated when<br>a prescribed external component is connected and a prescribed<br>voltage is applied.                                                                                       |
| Output pulse width error<br>between circuits<br>(in the same package)      | Δt <sub>wOUT</sub>                                          | For multivibrator ICs, a difference in output pulse width between two circuits in the same package.                                                                                                                                               |
| Output skew                                                                | t <sub>osLH</sub><br>t <sub>osHL</sub><br>t <sub>osZL</sub> | Differences in propagation delay time among output terminals when<br>some outputs in the same package change from the Low level to the<br>High level, from the High level to the Low level, or from the<br>high-impedance state to the Low level. |
| Phase difference between input and output                                  | Φι/ο                                                        | For analog switch, multiplexer and demultiplexer ICs, the delay time<br>from the input to the output when a signal is applied to the input in<br>the switch-on state.                                                                             |
| Clock frequency                                                            | f                                                           | The clock frequency at which an IC operates.                                                                                                                                                                                                      |
| Maximum clock frequency                                                    | f <sub>MAX</sub>                                            | The maximum clock frequency at which the IC operates normally.                                                                                                                                                                                    |
| Maximum frequency response<br>Phase difference between<br>input and output | f <sub>MAX(I/O)</sub><br>f <sub>MAX</sub>                   | For analog switch, multiplexer and demultiplexer ICs, the maximum<br>input frequency that the signal can transmit to the output in the<br>switch-on state.                                                                                        |
| Input capacitance                                                          | C <sub>IN</sub>                                             | The capacitance between the input and ground terminals.                                                                                                                                                                                           |
| Control input capacitance                                                  | C <sub>IN</sub>                                             | For analog switch, multiplexer and demultiplexer ICs, the capacitance between the control input and ground terminals.                                                                                                                             |
| Common terminal capacitance                                                | C <sub>IS</sub>                                             | For analog switch, multiplexer and demultiplexer ICs, the capacitance between the common and ground terminals in the off state.                                                                                                                   |
| Switch terminal capacitance                                                | C <sub>OS</sub>                                             | For analog switch, multiplexer and demultiplexer ICs, the capacitance between the switch and ground terminals in the off state.                                                                                                                   |

| Parameter                                       | Symbol                                | Definition                                                                                                                                                                                |
|-------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feedthrough capacitance                         | C <sub>IOS</sub>                      | For analog switch, multiplexer and demultiplexer ICs, the capacitance between the switch and common terminals in the off state.                                                           |
| Bus I/O capacitance                             | C <sub>I/O</sub>                      | The capacitance between the bus and ground terminals.                                                                                                                                     |
| Power dissipation capacitance                   | C <sub>PD</sub>                       | The equivalent internal capacitance of a device calculated by measuring the operating current in the no-load condition.                                                                   |
| Output capacitance                              | С <sub>ОИТ</sub>                      | The capacitance between the output and ground terminals for a three-state or open-drain output in the high-impedance state.                                                               |
| Sine Wave Distortion                            | THD                                   | For analog switch, multiplexer and demultiplexer ICs, the distortion rate of the sine wave that is output when a sine wave is input in the on state.                                      |
| Feed-through attenuation (switch off)           | FTH                                   | For analog switch, multiplexer and demultiplexer ICs, the ratio of the leakage voltage that appears at the output to the input voltage applied in the off state                           |
| Crosstalk<br>(control input to signal output)   | X <sub>talk</sub>                     | For analog switch, multiplexer and demultiplexer ICs, the leakage voltage of a signal to the input and output that occurs when the control input changes.                                 |
| Crosstalk<br>(between any switches)             | X <sub>talk</sub>                     | For analog switch, multiplexer and demultiplexer ICs, the ratio of the voltage applied to a switch (port) in the on state to the voltage that appears at a switch (port) in the off state |
| Quiet output maximum<br>dynamic V <sub>OL</sub> | V <sub>OLP</sub>                      | The maximum peak voltage induced into an output that is fixed at<br>the Low level when the other outputs are switching simultaneously.                                                    |
| Quiet output minimum<br>dynamic V <sub>OL</sub> | V <sub>OLV</sub><br> V <sub>OLV</sub> | The minimum peak voltage induced into an output that is fixed at the Low level when the other outputs are switching simultaneously.                                                       |
| Quiet output minimum<br>dynamic V <sub>OH</sub> | V <sub>OHV</sub>                      | The minimum peak voltage induced into an output that is fixed at the High level when the other outputs are switching simultaneously.                                                      |
| Minimum high-level dynamic<br>input voltage     | V <sub>IHD</sub>                      | High-level dynamic threshold voltage when all inputs are switching simultaneously                                                                                                         |
| Maximum low-level dynamic input voltage         | V <sub>ILD</sub>                      | Low-level dynamic threshold voltage when all inputs are switching simultaneously.                                                                                                         |

#### 6.4. Built-in Function

| Parameter                | Definition                                                                                                                                                                             |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input tolerant function  | A function designed to prevent a current from flowing from an input to the power supply when the input voltage is higher than the power supply voltage or when $V_{CC} = 0 \text{ V}.$ |
| Output tolerant function | A function designed to prevent a current from flowing from an output to the power supply when the output is in the high-impedance state or when $V_{CC} = 0 V$ .                       |
| Power-down protection    | A function designed to prevent a current from flowing to the power supply terminal even if a voltage is applied to the input and output terminals when $V_{CC} = 0 V$ .                |
| Bus-hold function        | A function designed to hold the input logic level using a latch circuit even when<br>the input terminal becomes open.                                                                  |

Click

Click

Buy Online

Click

Click

#### 7 Related LINK

- Product Line Ups (Catalog)
- Product Line Ups (Parametric Search)
- Stock Check & Purchase
- FAQ of Logic ICs
- Application Note

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

### **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/