CMOS Logic ICs Usage Considerations

Outline:
This document explains notes on using CMOS logic ICs, methods of prevent latch-up, load-capacitance effects, unstable outputs (hazards and meta-stable outputs), and decreasing various noise effects (switching noise, reflected noise, and crosstalk noise) by pattern design.
# Table of Contents

Outline: .................................................................................................................. 1

Table of Contents .................................................................................................................. 2

1. Latch-up .................................................................................................................. 4
   1.1. Causes of a latch-up ...................................................................................... 4
   1.2. Measuring latch-up immunity ........................................................................ 5
   1.3. Latch-up prevention ....................................................................................... 6

2. Load capacitance (capacitors connected to a signal line and either $V_{CC}$ or GND) .................................................. 7

3. Inputs with large rise and fall times (slowly changing inputs) ........................................ 7

4. Types of noise to be noted: a) switching noise, b) signal reflection, and c) crosstalk noise .................................................. 8
   4.1. Switching noise ............................................................................................... 9
   4.2. Signal reflection ............................................................................................. 10
   4.3. Crosstalk noise ............................................................................................. 11

5. Phenomena that cause an output to become unstable .................................................. 12
   5.1. Hazards ........................................................................................................ 12
   5.2. Metastability ............................................................................................... 13

REstrictions on product use ................................................................................................. 15
List of Figures

Figure 1.1  Equivalent circuit of a CMOS IC and a latch-up operation ......................................................... 4
Figure 1.2  Latch-up immunity measurement through current injection .......................................................... 5
Figure 1.3  Examples of measures to prevent latch-up ..................................................................................... 6
Figure 2.1  Connecting a large load capacitance ................................................................................................. 7
Figure 4.1  Types of noise .................................................................................................................................... 8
Figure 4.2  Bypass capacitor ............................................................................................................................... 9
Figure 4.3  Damping resistor .............................................................................................................................. 9
Figure 4.4  CMOS ICs with an internal damping resistor ................................................................................... 9
Figure 4.5  Examples of electrical termination .................................................................................................. 10
Figure 4.6  Impedance of trace ........................................................................................................................ 10
Figure 4.7  Multi-layer board .......................................................................................................................... 11
Figure 4.8  Crosstalk noise ............................................................................................................................... 11
Figure 5.1  Example of a hazard caused by multiple logic gates ................................................................. 12
Figure 5.2  Metastable state ............................................................................................................................. 13
Figure 5.3  Synchronizer to prevent metastability ......................................................................................... 13
1. Latch-up

A latch-up is a phenomenon specific to CMOS integrated circuits that originates from the formation of a silicon-controlled rectifier (SCR) during normal operation. A common cause of a latch-up is excessive noise, surge voltage, or surge current on an input or output pin of a CMOS IC. Another cause is a sharp change in the supply voltage. In such cases, even if the triggering signal is disconnected, an excessive current continues flowing between V\text{CC} and GND, eventually leading to the destruction of the IC. Once a latch-up occurs, an excessive current persists until the V\text{CC} supply is removed or decreased. Otherwise, a latch-up results in the burnout of internal bonding wires or the destruction of a component.

1.1. Causes of a latch-up

Figure 1.1 shows an equivalent circuit of a CMOS circuit, including its parasitic structure. An NPN transistor (Q2) is formed in the P-well on the n-channel MOS side and a PNP transistor (Q1) is formed in the N-substrate on the p-channel MOS side. Parasitic resistance also exists between IC pins. Look at the current paths through the parasitic elements shown in this figure. The parasitic structure is equivalent to a thyristor. For example, if current flows into the N-substrate because of an external cause, a voltage drop occurs across resistor R\text{s} in the N-substrate. As a result, Q1 turns on, causing current to flow from V\text{CC} to GND via resistor R\text{w} in the P-well. The current flowing through R\text{w} produces a voltage difference across R\text{w}, which turns on Q2, causing supply current to flow via R\text{s}. Since this further increases the voltage difference across R\text{s}, Q1 and Q2 remain on. Consequently, the supply current continues increasing. As described above, CMOS ICs suffer from a latch-up problem when voltage differences occur across R\text{w} in the P-well and R\text{s} in the N-substrate. The causes of a latch-up are as follows.

1) Input voltage (V\text{IN}) higher than (V\text{CC} + V\text{F}): Q5 turns on.
2) Input voltage lower than (V\text{SS} − V\text{F}): Q6 turns on.
3) Output voltage (V\text{OUT}) higher than (V\text{CC} + V\text{F}): Q3 turns on.
4) Output voltage lower than (V\text{SS} − V\text{F}): Q4 turns on.
5) Supply voltage exceeding the V\text{CC} rating, leading to a breakdown of an internal junction (Current directly flows to either R\text{w} or R\text{s}).
   (V\text{F} is the forward base-emitter voltage of parasitic bipolar transistors Q3 to Q6.)

Figure 1.1 Equivalent circuit of a CMOS IC and a latch-up operation
1.2. Measuring latch-up immunity

Figure 1.2 shows several test circuits for latch-up immunity. A latch-up immunity test provides positive or negative current injection via an input or an output to trigger a latch-up and measures the current (\(I_{IN}\) or \(I_{OUT}\)) when a latch-up occurs.

(a) Circuit to measure + injection strength of an input terminal

(b) Circuit to measure – injection strength of an input terminal

*: Input condition which drives measured terminal High

**: Input condition which drives measured terminal Low

(c) Circuit to measure + injection strength of an output terminal

(d) Circuit to measure – injection strength of an output terminal

Figure 1.2  Latch-up immunity measurement through current injection
1.3. Latch-up prevention

Since Toshiba’s standard CMOS logic ICs provide sufficient margins for latch-up, you can use them in the same environment as for bipolar ICs (74LS series) that are intrinsically free from latch-up. Toshiba’s CMOS logic ICs are immune to latch-up under the rated conditions, but it is recommended to add a protection circuit to the IC interface as shown in Figure 1.3 if an excessive surge might be applied to the IC.

![Figure 1.3 Examples of measures to prevent latch-up](image-url)
2. Load capacitance (capacitors connected to a signal line and either V\textsubscript{CC} or GND)

When an output pin of a CMOS IC is connected to a large load capacitance, its propagation delay increases. In addition, the increased charge/discharge current into or out of the capacitor might cause noise or a bonding wire burnout. Since current flows to the output parasitic diode at power-down, a CMOS IC should not be connected directly to a large load capacitance.

If it is necessary to connect a capacitor directly to the output of a CMOS IC in order to increase its delay time or filter out noise, its capacitance should be 500 pF or less. When a larger capacitor is required, a current-limiting resistor (R) should be connected between the IC output and a capacitor as shown in Figure 2.1. CMOS ICs with an output-tolerant function do not need a current-limiting resistor (R) for power-down. However, a current-limiting resistor (R) might be necessary to limit the flow of charge current into the capacitor.

When a capacitor is discharged as a result of power-down, current flows to an internal protection diode and is returned to V\textsubscript{CC} via the input pin. Therefore, a large load capacitance should not also be connected directly to an input pin. A capacitor of up to 500 pF may be connected directly to the input of a CMOS IC, but when a larger capacitor is required, a current-limiting resistor (R\textsubscript{s}) should be connected between the IC input and a capacitor as shown in Figure 2.1. CMOS ICs with an input-tolerant function do not need a current-limiting resistor (R\textsubscript{s}).

![Figure 2.1 Connecting a large load capacitance](image)

3. Inputs with large rise and fall times (slowly changing inputs)

The V\textsubscript{CC} and GND lines of a CMOS IC are susceptible to ripple during switching transitions because of shoot-through and output currents. If a slowly changing signal is applied to the input, a CMOS IC might malfunction because of the effect of ripples. To prevent malfunction, the input rise and fall times must be kept within the recommended operating conditions. Use ICs with a Schmitt-trigger input for a slowly changing input.
4. Types of noise to be noted: a) switching noise, b) signal reflection, and c) crosstalk noise

Care should be exercised as to switching noise when using CMOS logic ICs.

Major types of noise include:
(a) Switching noise (overshoot, undershoot, ground bounces)
(b) Signal reflection
(c) Crosstalk noise

See Figure 4.1. Each type of noise is detailed in the following subsections. These types of noise are caused by the output slew rate (di/dt or dv/dt) and the output trace.

Care should also be taken as to electromagnetic interference (EMI) noise generated under multiple combined conditions and electromagnetic susceptibility (EMS) noise emitted by nearby electronic devices.

![Figure 4.1 Types of noise](image)

(a) Overshoot caused by switching current
(b) Signal reflection caused by an impedance mismatch
(c) Crosstalk caused by parallel wires

(a) Undershoot caused by switching current

Switching current flows to the common ground impedance, causing the ground potential of the logic ICs to fluctuate.

→ The threshold voltage of logic ICs varies.
→ The ground potential of other ICs bounces.
4.1. Switching noise

The MOSFETs in a CMOS logic IC make switching transitions while charging and discharging internal and external load capacitances. The trace impedance during switching can be regarded as an LCR circuit. Since the switching current \(i\) flows through inductance \(L\), a spike voltage \(V = L\frac{di}{dt}\) appears on the \(V_{CC}\) and GND lines of the CMOS logic IC. This noise is called switching noise.

Multiple simultaneously switching outputs draw a large charge/discharge current and therefore cause a large switching noise (called simultaneous switching noise). The following lists the measures for the reduction of switching noise.

Measures to reduce switching noise:

- Increase the width and reduce the length of \(V_{CC}\) and GND lines to reduce their inductance.
- Place a bypass capacitor between and as close as possible to the \(V_{CC}\) and GND pins of the CMOS logic IC (Figure 4.2).
- Exercise care as to clock and reset signals. Unused inputs of gates such as drivers should be connected to either \(V_{CC}\) or GND. Connect a low-pass filter to the output of used gates to remove noise.
- Select low-noise ICs.
- Add a damping resistor to the output of used gates (Figure 4.3). It is necessary to adjust the value of the damping resistor by checking the output waveform. (* Toshiba provides CMOS ICs with an internal damping resistor (Figure 4.4), which help reduce not only switching noise but also parts count.)

![Figure 4.2 Bypass capacitor](image)

![Figure 4.3 Damping resistor](image)

![Figure 4.4 CMOS ICs with an internal damping resistor](image)
4.2. Signal reflection

In the case of high-speed CMOS logic ICs, reflections cause an increase in the signal delay, ringing, overshoot, and undershoot.

Reflections in transmission lines:

Typical traces have a characteristic impedance\(^*1\) of 50 to 150 \(\Omega\). However, the I/O impedance of high-speed CMOS logic ICs differs from the typical characteristic impedance of traces. This impedance mismatch causes part of the transmitted signal to be reflected to both the transmitting and receiving ends of a transmission line. Signal reflection does not affect a slowly rising output because its rise period overlaps that of the reflected signal. Signal reflection causes a problem when the reflected signal returns to the output after it rises, i.e., when the following equation is true:

\[ t_r < 2T \]

\(t_r\): Rise time of the output signal

\(T\): Propagation delay time from the transmitting end to the receiving end of a transmission line

Suppose that the output rise time is 3 ns and that the propagation delay time along a transmission line is 5 ns/m. Then, signal reflection has a significant impact when the transmission line is 60 cm or longer. The following lists the measures for signal reflection.

Measures for signal reflection:

- Increase the board assembly density and reduce the length of board traces to reduce their inductance and capacitance. In this case, however, care is required as to crosstalk between adjacent traces. (See Section 4.3 for crosstalk.)
- Do not use ICs with an output current higher than necessary.
- Provide electrical termination so that the I/O impedance of a CMOS logic IC matches the characteristic impedance of the transmission line (Figure 4.5).
- When the output of a CMOS logic IC drives multiple CMOS logic ICs, the output trace should be fanned out close to the driven ICs. (Figure 4.6).

---

*1 Characteristic impedance

The characteristic impedance is one of the characteristics of a transmission line (e.g., board trace, coaxial cable). The general expression of the characteristic impedance of a transmission line is \(Z_0 = \sqrt{L/C}\), where \(L\) is the inductance per unit length and \(C\) is the capacitance per unit length. The unit of characteristic impedance is ohm (\(\Omega\)).

When a termination resistor of 50 \(\Omega\) is connected to the end of a transmission line with a characteristic impedance of 50 \(\Omega\), signal reflection does not occur at the connection point. However, if the characteristic impedance does not match the resistor value, signal reflection occurs at the connection point.
4.3. Crosstalk noise

Crosstalk noise is induced by capacitive or inductive coupling between two adjacent transmission lines that run in parallel. Regarding crosstalk, care should be exercised as to rapidly rising or falling signals. When such a signal travels through a transmission line, crosstalk noise is induced in an adjacent line (victim) and propagates in both directions: in the same direction as for the aggressor signal and in the direction opposite to it.

Since the speed of crosstalk propagation is equal to that of the aggressor signal, the crosstalk noise that travels in the same direction as the aggressor signal (called far-end crosstalk) appears as pulse-like noise. On the other hand, the crosstalk noise that travels in the opposite direction (called near-end crosstalk) maintains a constant level while the aggressor signal propagates along the line.

Crosstalk noise also propagates along the aggressor line and then returns to the victim line. Generally, you can prevent crosstalk as follows.

Measures for the prevention of crosstalk:

• Add earth traces between parallel traces.
• Reduce the length of traces that run in parallel.
• In the case of a multi-layer board, run traces on alternate layers orthogonally to each other (Figure 4.7).
• Increase the spacing between traces.

Figure 4.8 shows a typical level of crosstalk noise traveling along 30-cm traces. This example shows near-end crosstalk. When the near end of the victim trace is the receiving end, it is susceptible to the effect of crosstalk.
5. Phenomena that cause an output to become unstable

Hazards and metastability momentarily cause a wrong change in the output of a CMOS logic IC, resulting in a circuit malfunction.

A hazard occurs in logic circuits with multiple inputs and a metastability occurs in sequential circuits such as flip-flops.

Section 5.1 describes hazards and Section 5.2 discusses metastability.

5.1. Hazards

In the case of multiple-input combinational logic consisting of OR, AND and other gates, a slight difference in the timing of input signal changes causes a brief whisker-like pulse called a hazard.

Using the circuit shown in Figure 5.1, let’s see how a hazard occurs because of a difference in signal delays. Suppose that a rising signal transition occurs simultaneously at A and B. The signal applied to B reaches the AND gate via an inverter. Since the signal that enters the AND gate from B is delayed by an inverter, the AND gate receives input signals A and C at different timings, potentially producing a High pulse at the Y output.

To prevent hazards, combinational logic should not be designed to produce a desired output value from simultaneous changes in its inputs. Using a flip-flop to adjust the output timing also helps eliminate a hazard.

In addition to a signal timing difference, a slowly changing input can be a cause of a hazard. Hazards due to a slowly changing input can be prevented by using a logic gate with a Schmitt-trigger input.
5.2. Metastability

The output of a synchronous sequential circuit can potentially persist in an unstable equilibrium called a metastable state, depending on the timing of a data signal to be latched relative to the clock signal. A sequential circuit enters a metastable state when its input setup and hold time (\(t_s\) and \(t_h\)) requirements shown in the datasheet are not satisfied.

![Metastable state diagram](image)

**Figure 5.2 Metastable state**

Figure 5.2 illustrates metastability, which causes \(t_{pd}\) to become longer than expected or causes the output to toggle back to the initial logic value. Metastability potentially occurs when an active input (e.g., a clock signal) and a passive input (e.g., a data signal) are asynchronous to each other.

To prevent sequential circuits from entering a metastable state, the recommended timing conditions shown in the datasheet must be satisfied. For example, when the CK and D inputs are asynchronous, they can be synchronized as shown below. In this case, however, care should be exercised as to the cycle period and propagation delay of CK. If they are close, the data signal might not propagate to the second flip-flop.

The synchronizer shown in Figure 5.3 consists of two flip-flops. The first flip-flop prevents an increase in \(t_{pd}\) and a hazard from being transferred to the output of the second flip-flop. Even in this case, care is needed when the phase difference between CK1 and CK2 is close to the CK-to-Q delay (\(t_{pd}\)) of the first flip-flop.

![Synchronizer diagram](image)

**Figure 5.3 Synchronizer to prevent metastability**

Note: If the two flip-flops cannot operate from the same clock, metastability is avoidable by creating an inverted clock synchronous to CK1 and using it as CK2 (e.g., \((CK2) = CK1\)).
7 Related LINK

- Product Line Ups (Catalog)  
- Product Line Ups (Parametric Search)  
- Stock Check & Purchase  
- FAQ of Logic ICs  
- Application Note
RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as “TOSHIBA.” Hardware, software and systems described in this document are collectively referred to as “Product.”

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.

- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA’s written permission, reproduction is permissible only if reproduction is without alteration/omission.

- Though TOSHIBA works continually to improve Product’s quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the “TOSHIBA Semiconductor Reliability Handbook” and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS’ PRODUCT DESIGN OR APPLICATIONS.

- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT (“UNINTENDED USE”). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.

- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.