# 32-Bit RISC Microcontroller # TMPM4L Group(1) Reference Manual Memory Map (MMAP-M4L(1)) **Revision 1.0** 2018-09 **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION** # Contents | Preface | | |--------------------------------------------|----------------| | Related documents | 4 | | Conventions | | | Terms and Abbreviations | | | 1. Memory Map | | | 1.1. TMPM4LxFW | | | 2. Bus Matrix | 10 | | 2.1. Structure | | | 2.1.1. Single chip mode | 10 | | 2.1.2. Single boot mode | 1 <sup>2</sup> | | 2.2. Connection table | 12 | | 2.2.1. Code area / SRAM area | | | 2.2.2. Peripheral area / External bus area | 13 | | 3. Revision History | 14 | | RESTRICTIONS ON PRODUCT USE | 15 | # List of Figures | Figure 2.1 | TMPM4LxFWSingle chip modeSingle boot mode | | | |------------|-------------------------------------------|----|--| | | List of Tables | | | | Table 2.1 | Single chip mode | 12 | | | Table 2.2 | Single boot mode | 12 | | | Table 2.3 | Peripheral area / External bus area | 13 | | | | Revision History | 14 | | **Preface** #### **Related documents** Document name Arm documentation set for the Arm Cortex-M4 #### Conventions • Numeric formats follow the rules as shown below: Hexadecimal: 0xABC Decimal: 123 or 0d123 – Only when it needs to be explicitly shown that they are decimal numbers. Binary: 0b111 – It is possible to omit the "0b" when the number of bit can be distinctly understood from a sentence. • " N" is added to the end of signal names to indicate low active signals. - It is called "assert" that a signal moves to its active level, "deassert" to its inactive level. - When two or more signal names are referred, they are described like as [m: n]. Example: S[3: 0] shows four signal names S3, S2, S1 and S0 together. - The characters surrounded by [] defines the register. Example: [ABCD] • "n" substitutes suffix number of two or more same kind of registers, fields, and bit names. Example: $[XYZ1], [XYZ2], [XYZ3] \rightarrow [XYZn]$ • "x" substitutes suffix number or character of units and channels in the Register List. In case of unit, "x" means A, B, and C ... Example: $[ADACR0], [ADBCR0], [ADCCR0] \rightarrow [ADxCR0]$ In case of channel, "x" means 0, 1, and 2 ... Example: [T32A0RUNA], [T32A1RUNA], $[T32A2RUNA] \rightarrow [T32AxRUNA]$ • The bit range of a register is written like as [m: n]. Example: Bit[3: 0] expresses the range of bit 3 to 0. • The configuration value of a register is expressed by either the hexadecimal number or the binary number. Example: [ABCD]<EFG> =0x01 (hexadecimal), [XYZn]<VW> =1 (binary) Example. [ABCD]\EFG\> -0x01 (nexadecimal), [A12n]\v\v\> - • Word and Byte represent the following bit length. Byte: 8 bits Half word: 16 bits Word: 32 bits Double word: 64 bits • Properties of each bit in a register are expressed as follows: R: Read only W: Write only R/W: Read and Write are possible - Unless otherwise specified, register access supports only word access. - The register defined as reserved must not be rewritten. Moreover, do not use the read value. - The value read from the bit having default value of "—" is unknown. - When a register containing both of writable bits and read-only bits is written, read-only bits should be written with their default value, In the cases that default is "—", follow the definition of each register. - Reserved bits of the Write-only register should be written with their default value. In the cases that default is "—", follow the definition of each register. - Do not use read-modified-write processing to the register of a definition which is different by writing and read out. Arm, Cortex and Thumb are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. The flash memory uses the Super Flash® technology under license from Silicon Storage Technology, Inc. Super Flash® is registered trademark of SST, Inc. All other company names, product names, and service names mentioned herein may be trademarks of their respective companies. #### **Terms and Abbreviations** Some of abbreviations used in this document are as follows: ADC Analog to Digital Converter A-ENC32 Advanced Encoder input Circuit (32-bit) AO Constant energization region (8bit Bus) APB Advanced Peripheral Bus PMD+ Advanced Programmable Motor Control Circuit Plus A-VE Advanced Vector Engine CG Clock Control and Operation Mode CRC Cyclic Redundancy Check DNF Digital Noise Filter IA(INTIF) Interrupt control register A IB(INTIF) Interrupt control register B IMN(INTIF) Interrupt Monitor IO IO Bus(32bit Peripheral Bus) LVD Voltage Detection Circuit OFD Oscillation Frequency Detector RAMP RAM Parity RLM Low-speed oscillation / power supply control / reset SIWDT Clock Selective Watchdog timer TRGSEL Trigger Selection circuit TRM Trimming circuit TSPI Toshiba Serial Peripheral Interface T32A 32-bit Timer Event counter UART Universal Asynchronous Receiver Transmitter ## 1. Memory Map The memory maps for TMPM4L Group(1) are based on the Arm® Cortex®-M4(with FPU) processor core memory map. The internal ROM, internal RAM and special function registers (SFR) of TMPM4L Group(1) are mapped to the Code, SRAM and peripheral regions of the Cortex-M4(with FPU) respectively. The special function register (SFR) means the control registers of all input/output ports and peripheral functions. The CPU register area is the processor core's internal register region. For more information on each region, see the "Arm documentation set for the Arm Cortex-M4". Note that access to regions indicated as "Fault" causes a memory fault if memory faults are enabled, or causes a hard fault if memory faults are disabled. Also, do not access the vendor-specific region. ## 1.1. TMPM4LxFW - Code Flash : 128KB - RAM : 6KB - Product : TMPM4L2FWDUG, TMPM4L1FWUG | 0xFFFFFFF | | 0xFFFFFFF | | |------------|-------------------------------|------------|-------------------------------| | 0xE0100000 | Vendor-Specific | 0xE0100000 | Vendor-Specific | | 0xE0000000 | CPU Register Region | 0xE0000000 | CPU Register Region | | 0x5E020000 | Fault | 0x5E020000 | Fault | | | Code Flash<br>(Mirror 128 KB) | | Code Flash<br>(Mirror 128 KB) | | 0x5E000000 | | 0x5E000000 | | | 0x5DFF0000 | Flash (SFR) | 0x5DFF0000 | Flash (SFR) | | 0x44000000 | Fault | 0x44000000 | Fault | | | Bit Band Alias | | Bit Band Alias | | 0x42000000 | (SFR) | 0x42000000 | (SFR) | | 0x400A0000 | Fault | 0x400A0000 | Reserved | | 0x4003E000 | SFR | 0x4003E000 | SFR | | | | 0x3F7F9800 | Fault | | | Fault | 0x3F7F8000 | Boot ROM<br>(Mirror) | | 0x24000000 | | 0x24000000 | Fault | | | Bit Band Alias | | Bit Band Alias | | 0x22000000 | (RAM) | 0x22000000 | (RAM) | | 0x20001800 | Fault | 0x20001800 | Fault | | 0x20000000 | RAM (6KB) | 0x20010000 | RAM (6KB) | | 0x00020000 | Fault | | | | | | | Fault | | | Code Flash<br>(128 KB) | 0x00001800 | | | | | | Boot ROM | | 0x00000000 | | 0x00000000 | (6 KB) | Single chip Mode Single Boot Mode Figure 1.1 TMPM4LxFW ## 2. Bus Matrix TMPM4L Group(1) contains one bus masters such as a CPU core. Bus masters connect to slave ports (S0 to S2) of Bus Matrix. In the bus matrix, master ports (M0 to M7) connect to peripheral functions via connections described as $(\circ)$ or $(\bullet)$ in the following figure. $(\bullet)$ shows a connection to a mirror area. While multiple slaves are connected to the same bus master line in the Bus Matrix, if multiple slave accesses are generated at the same time, a priority is given to access from a master with the smallest slave number. #### 2.1. Structure #### 2.1.1. Single chip mode Figure 2.1 Single chip mode #### 2.1.2. Single boot mode Figure 2.2 Single boot mode ## 2.2. Connection table #### 2.2.1. Code area / SRAM area (1) Single chip mode Table 2.1 Single chip mode | | | | | Master | | |------------------------------------------------------------------------------------|------------------------|----|---------------|---------------|---------------| | Start Address | Slave | | Core<br>S-Bus | Core<br>D-Bus | Core<br>I-Bus | | | | | S0 | S1 | S2 | | 0x00000000 | Code Flash | M0 | _ | ı | ✓ | | 0x0000000 | Code Flash | M1 | _ | ✓ | _ | | 0x00020000 | Fault | _ | _ | Fault | Fault | | 0x20000000 | RAM | М3 | ✓ | _ | _ | | 0x20001800 | Fault | _ | Fault | _ | _ | | 0x22000000 | Bit band alias | _ | ✓ | _ | _ | | 0x24000000 | Fault | _ | Fault | _ | _ | | For the address of this area, refer to "2.2.2 Peripheral area / External bus area" | | | | | | | 0x5E000000 | Code Flash<br>(Mirror) | M2 | ✓ | _ | _ | <sup>✓:</sup> Accessible , —: Not accessible, Fault: Bus error #### (2) Single boot mode Table 2.2 Single boot mode | | | | | Master | | |------------------------------------------------------------------------------------|------------------------|----|---------------|---------------|---------------| | Start Address | Slave | | Core<br>S-Bus | Core<br>D-Bus | Core<br>I-Bus | | | | | S0 | S1 | S2 | | 0x00000000 | Boot ROM | M7 | _ | ✓ | ✓ | | 0x00001800 | Fault | _ | _ | Fault | Fault | | 0x20000000 | RAM | М3 | ✓ | | | | 0x20001800 | Fault | _ | Fault | _ | | | 0x22000000 | Bit band alias | _ | ✓ | _ | _ | | 0x24000000 | Fault | _ | Fault | _ | _ | | 0x3F7F8000 | Boot<br>ROM(Mirror) | M7 | ✓ | 1 | 1 | | For the address of this area, refer to "2.2.2 Peripheral area / External bus area" | | | | | | | 0x5E000000 | Code Flash<br>(Mirror) | M2 | ✓ | _ | _ | <sup>✓:</sup> Accessible , —: Not accessible, Fault: Bus error ## 2.2.2. Peripheral area / External bus area Table 2.3 Peripheral area / External bus area | | | | | Master | | |------------|------------------|------|-------|--------|-------| | Start | Slave | | Core | Core | Core | | Address | Ciavo | | S-Bus | D-Bus | I-Bus | | | | | S0 | S1 | S2 | | 0x40000000 | Fault | _ | Fault | _ | _ | | 0x4003E000 | IA(INTIF) | | ✓ | _ | _ | | 0x4003E400 | RLM | M6 | ✓ | _ | _ | | 0x4003EC00 | LVD | IVIO | ✓ | _ | _ | | 0x4003FF00 | AGPREG | | ✓ | _ | _ | | 0x40040200 | DNF | | ✓ | _ | _ | | 0x40040400 | TRGSEL | | ✓ | _ | _ | | 0x40040600 | SIWDT | | ✓ | _ | | | 0x40043000 | RAMP | | ✓ | _ | _ | | 0x40043100 | CRC | M4 | ✓ | _ | _ | | 0x4005A000 | ADC | | ✓ | _ | _ | | 0x40061000 | T32A | | ✓ | _ | _ | | 0x4006A000 | TSPI | | ✓ | _ | _ | | 0x4006E000 | UART | | ✓ | _ | _ | | 0x40080000 | PORT | | ✓ | _ | _ | | 0x40083000 | CG | | ✓ | _ | _ | | 0x40083100 | TRM | | ✓ | _ | _ | | 0x40083200 | IB(INTIF) | | ✓ | _ | _ | | 0x40083300 | IMN(INTIF) | M5 | ✓ | _ | _ | | 0x40084000 | OFD | | ✓ | _ | _ | | 0x40089000 | PMD+ | | ✓ | _ | _ | | 0x4008A000 | A-ENC32 | 1 | ✓ | _ | _ | | 0x4008B000 | A-VE | | ✓ | _ | _ | | 0x42000000 | Bit Band Alias — | | ✓ | _ | _ | | 0x44000000 | Fault | _ | Fault | _ | _ | | 0x5DFF0000 | Flash(SFR) M5 | | ✓ | _ | _ | <sup>✓:</sup> Accessible , —: Not accessible, Fault: Bus error # 3. Revision History **Table 3.1 Revision History** | Revision | Date | Description | |----------|------------|-----------------| | 1.0 | 2018-09-11 | - First release | #### RESTRICTIONS ON PRODUCT USE Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product". - TOSHIBA reserves the right to make changes to the information in this document and related Product without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website. - Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS. TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION https://toshiba.semicon-storage.com/ 2018-09-11 15 / 15 Rev. 1.0