# Basic Characteristics and Application Circuit Design of IC Couplers for Gate Drive of Power Devices

### **Outline:**

Of Toshiba's photocoupler offerings, this application note focuses on IC-output photocouplers (IC couplers) for the gate drive of power devices (gate-drive photocouplers). It discusses different types of gate-drive photocouplers, key points for the selection of gate-drive photocouplers, and their major electrical characteristics as well as how to calculate their power losses.

TOSHIBA

### **Table of Contents**

| 1. Lineup  | and major characteristics of gate-drive photocouplers                                            | 3  |
|------------|--------------------------------------------------------------------------------------------------|----|
| 1.1 Line   | eup of gate-drive photocouplers                                                                  | 3  |
| 1.2 Maj    | or electrical characteristics                                                                    | 6  |
| 1.2.1      | Peak output current (I <sub>OP</sub> )                                                           | 6  |
| 1.2.2      | Propagation delay times $(t_{pHL} and t_{pLH})$ , pulse width distortion $( t_{pHL}-t_{pLH} )$ , |    |
|            | propagation delay skew (t <sub>psk</sub> )                                                       | 10 |
| 1.2.3      | Supply voltage (V <sub>CC</sub> )                                                                | 11 |
| 1.2.4      | Undervoltage lockout (UVLO)                                                                      | 12 |
| 1.2.5      | Threshold input current ( $I_{FLH}$ )                                                            | 12 |
| 2. Exam    | ples of an application circuit for a gate-drive photocoupler and power loss calculation          | 13 |
| 2.1 Exa    | mple of an application circuit for IGBT/MOSFET gate-drive photocouplers                          | 13 |
| 2.2 Cal    | culating the power losses of a gate-drive photocoupler                                           | 14 |
| 2.2.1      | Calculating power losses                                                                         | 15 |
| 2.2.2      | Calculation example                                                                              | 16 |
| 3. Terms   |                                                                                                  | 19 |
| RESTRICTIO | INS ON PRODUCT USE                                                                               | 23 |

Motor control assumes a key role for many industrial electronic systems. Inverter and servo motors are commonly used for industrial applications. In these applications, motor control signals are transferred from a low-voltage system operating at a few volts to a high-voltage system operating at a few hundred volts driving a motor, also are transferred through the electronic circuit which is composed of power semiconductor devices that directly drives a motor and is exposed to operating electrical potential changes exceeding about 200 to 300 V. Photocouplers are often used to transfer electrical signals between the low-voltage and the high-voltage systems. Typically, photocouplers consist of a light emitting device optically coupled with a light detecting device via a transparent galvanic insulator. They are used to transfer electrical signals between two circuits with different ground potentials by means of light. As industrial applications become progressively smaller, photocouplers are commonly used because they provide high isolation between input and output, suppress induced electromotive force, and simplify noise blocking.

In response to these market requirements, Toshiba provides an extensive portfolio of various high-speed photocouplers consisting of a light emitting diode (LED) and a light detecting IC with short response times. Toshiba's IC-output photocoupler offerings include those specifically designed for the gate drive of power semiconductor devices. This application note discusses different types of IC-output photocouplers for the gate drive of power semiconductor devices (gate-drive photocouplers), key points for the selection of gate-drive photocouplers, and their major electrical characteristics as well as how to calculate their power losses.

#### 1. Lineup and major characteristics of gate-drive photocouplers

#### 1.1 Lineup of gate-drive photocouplers

Table 1.1 lists Toshiba's major gate-drive photocouplers.

They are available with different peak output current, propagation delay time, operating supply voltage, and packaging, allowing you to select the optimum ones according to the gate capacitance, operating frequency, and gate voltage of the driven power devices as well as the safety standards to be complied with and isolation distance.

| Creepage and clearance distances (Min.) |                           | 5 mm      | 8 mm              | 8 mm                           | 8 mm               |
|-----------------------------------------|---------------------------|-----------|-------------------|--------------------------------|--------------------|
| Isolation volta                         | age                       | 3750 Vrms | 5000 Vrms         | 5000 Vrms                      | 5000 Vrms          |
| Peak output<br>current                  | Propagation<br>delay time | SO6       | SO6L              | SO16L                          | DIP8               |
| 6.0 A                                   | 500 ns                    |           |                   |                                | TLP358H            |
|                                         |                           |           | TLP5754 (R-to-R)* | TLP5214/                       |                    |
| 4.0 A                                   | 150 ns                    |           | TLP5774 (R-to-R)* | TLP5214A<br>(OCP/AMC/R-to-R)** |                    |
|                                         | Up to 150 pc              |           | TLP5752 (R-to-R)* |                                |                    |
|                                         | Up to 150 hs              |           | TLP5772 (R-to-R)* |                                |                    |
| 2.5 A                                   | Up to 200 ns              | TLP152    | TLP5702           |                                | TLP352             |
|                                         | 500 ns                    |           |                   |                                | TLP250H<br>TLP350H |
| 1.01                                    |                           |           | TLP5751 (R-to-R)* |                                |                    |
| 1.0A                                    | 1.0A Up to 150 ns         |           | TLP5771 (R-to-R)* |                                |                    |
|                                         | Up to 200 ns              | TLP155E   |                   |                                |                    |
| 0.6 A                                   | 500 ns                    | TLP151A   | TLP5701           |                                | TLP351A            |
|                                         | 700 ns                    |           |                   |                                | TLP351H            |

Table 1.1 Major gate-drive photocouplers

:Supply voltage: 10 to 30 V

\* R-to-R (Rail-to-Rail):

Rail-to-Rail means the output signal swings close to supply voltage levels. Photocouplers with a Rail-to-Rail output can drive the following power device gate at a higher voltage and with lower power loss than those with a non-rail-to-rail output. Photocouplers with a rail-to-rail output also incur lower internal power loss because of low internal resistance. \*\* OCP (Overcurrent protection):

Gate-drive photocouplers with overcurrent protection monitor the saturation voltage between the collector and emitter ( $V_{CE}$ ) of the following power device via the DESAT pin to detect overcurrent conditions and shut down their output in the event of overcurrent. Normally,  $V_{CE}$  is equal to the collector-emitter saturation voltage,  $V_{CE(sat)}$  (lower than roughly 2 V), while an IGBT is on. However, an overcurrent condition brings the IGBT into a non-saturated state, causing  $V_{CE}$  to increase.  $V_{CE}$  exceeding a rated voltage is a faulty state. In the event of a faulty state, a gate-drive photocoupler slowly shuts down the  $V_{OUT}$  output.

\*\* AMC (active Miller clamp):

An active Miller clamp connects a gate of a driven power device (e.g., an IGBT) to  $V_{EE}$ , bypassing a gate resistor, when it is necessary to prevent an increase in gate-emitter voltage caused by gate-emitter Miller capacitance of the driven power device.

©2019

The TLP5214 and TLP5214A are smart gate-drive photocouplers (smart gate driver couplers) incorporating IGBT non-saturation detection, active Miller clamp, FAULT signal feedback, and other functions to protect an IGBT or a power MOSFET from destruction caused by an excessive current from an inverter or other circuit as well as from a malfunction due to noise.

For details of other features and functions of the TLP5214A, see its datasheet and application note.

To download the datasheet for the TLP5214A  $\rightarrow$ 

https://toshiba.semicon-storage.com/us/product/opto/photocoupler/detail.TLP5214A.html To download the application note for the TLP5214A  $\rightarrow$ 

https://toshiba.semicon-storage.com/us/design-support/document/application-note.html

|                                       | General-purpose gate<br>driver coupler | Smart gate driver coupler |
|---------------------------------------|----------------------------------------|---------------------------|
| Product name                          | TLP352, TLP5701, etc.                  | TLP5214, TLP5214A         |
| Package /<br>internal circuit diagram | DIP8, SO6L, etc.                       | SO16L                     |
| Pins                                  | 8 pin, 6 pin                           | 16 pin                    |
| IGBT gate direct drive                | V                                      | V                         |
| UVLO function                         | V                                      | V                         |
| V <sub>CE(sat)</sub> detection        | -                                      | V                         |
| Active Miller clamp                   | -                                      | V                         |
| FAULT output                          | -                                      | <b>V</b>                  |

Table 1.2 Differences between general-purpose gate-drive photocouplers and TLP5214A/TLP5214

The peak output current of a gate-drive photocoupler affects the gate charging and discharging times of the following power device and thus its turn-on and turn-off times. The turn-on and turn-off times of the power device should be optimally adjusted because they affect its switching losses and heat dissipation and determine the dead time required to prevent the cross conduction of high-side and low-side power devices in an inverter circuit. Therefore, the peak output current is an important factor in selecting a gate-drive photocoupler.

Figure 1.1 shows guidelines for combinations of Toshiba's gate-drive photocouplers and power IGBTs for typical inverter applications.



Figure 1.1 Guidelines for combinations of gate-drive photocouplers and power IGBTs

#### 1.2 Major electrical characteristics

This subsection describes peak output current (I<sub>OP</sub>), parameters related to propagation delays (propagation delay times ( $t_{pHL}$  and  $t_{pLH}$ ), pulse width distortion ( $|t_{pHL} - t_{pLH}|$ ), and propagation delay skew ( $t_{psk}$ )), supply voltage (V<sub>CC</sub>), undervoltage lockout (UVLO), and threshold input current (I<sub>FLH</sub>).

#### 1.2.1 Peak output current (I<sub>OP</sub>)

Peak output current is defined as the maximum permissible output current from a gatedrive photocoupler when it charges and discharges the gate capacitance of a power device.

Figure 1.2 shows the peak high-level output current  $(I_{OPH})$  and peak low-level output current  $(I_{OPL})$  of the TLP5751, which are ±1 A in the ambient temperature  $(T_a)$  range from -40 to 110°C.

|          | Characteristics                |                                  | Symbol           | Note     | Rating | Unit |
|----------|--------------------------------|----------------------------------|------------------|----------|--------|------|
| Detector | Peak high-level output current | (T <sub>a</sub> = -40 to 110 °C) | I <sub>OPH</sub> | (Note 2) | -1.0   | Α    |
|          | Peak low-level output current  | (T <sub>a</sub> = -40 to 110 °C) | IOPL             | (Note 2) | +1.0   |      |

Note 2: Exponential waveform. Pulse width  $\leq$  2  $\mu s,\,f\leq$  15 kHz

Figure 1.2 Electrical characteristics of the TLP5751 gate-drive photocoupler

(excerpt from the datasheet)

The peak output currents ( $I_{OPH}$  and  $I_{OPL}$ ) can be roughly calculated as follows:

$$I_{OPH} = \frac{V_{CC} + |V_{EE}|}{R_{on,H} + R_g + r_g}$$
$$I_{OPL} = \frac{V_{CC} + |V_{EE}|}{R_{on,L} + R_g + r_g}$$

Where:

 $V_{CC}: \mbox{ Output positive supply voltage } V_{EE}: \mbox{ Output negative supply voltage } (V_{EE} < 0) \\ R_g: \mbox{ External gate resistor value } r_g: \mbox{ Internal gate resistor value of a power device } \\ R_{on,H}: \mbox{ Photocoupler output resistance } (high side)$ 

R<sub>on,L</sub>: Photocoupler output resistance (low side)

The on-resistances of the MOSFETs at the output stage of the gate-drive photocoupler ( $R_{on,H}$  and  $R_{on,L}$ ) can be estimated as follows:

First, suppose that  $R_{on,H}$  and  $R_{on,L}$  are 0  $\Omega$  to calculate the maximum peak output current ( $I_{OP,worst}$ ):

$$I_{OP,worst} = \frac{V_{CC} + |V_{EE}|}{R_g + r_g}$$

Next, calculate  $R_{on,H}$  and  $R_{on,L}$  from the (V<sub>OH</sub> - V<sub>CC</sub>) - I<sub>OPH</sub> and V<sub>OL</sub> - I<sub>OPL</sub> curves in the datasheet.

$$R_{on,H} = \frac{(V_{OH} - V_{CC})@I_{OP,worst}}{I_{OP,worst}}$$
$$R_{on,L} = \frac{V_{OL}@I_{OP,worst}}{I_{OP,worst}}$$

At this time, read the curve for an ambient temperature  $(T_a)$  higher than the temperature at which the gate-drive photocoupler application will be used.

Substitute the  $R_{on,H}$  and  $R_{on,L}$  values into the  $I_{OPH}$  and  $I_{OPL}$  equations to calculate peak output currents.

(1) Example of calculating peak output currents ( $I_{\text{OP}}$ )

Figure 1.3 shows a model for calculating the peak output currents of the TLP5751. Let's calculate its peak output currents ( $I_{OPH}$  and  $I_{OPL}$ ) based on the following circuit conditions and parameters:

Calculation conditions: V\_{CC} = 15 V, V\_{EE} = 0 V, C\_g = 10 nF / 20 nF, R\_g = 15 \Omega, r\_g = 0 \Omega, T\_a = 85 °C



Figure 1.3 Model for calculating the peak output currents of the TLP5751: V\_{CC} = 15 V, Rg = 15  $\Omega$ 

1. Calculate I<sub>OP,worst</sub>.

TOSHIBA

$$I_{OP,worst} = \frac{\frac{V_{CC} + |V_{EE}|}{R_g + r_g}}{= \frac{15(V) + |0(V)|}{15(\Omega) + 0(\Omega)}}$$
$$= 1 \text{ (A)}$$

2. Estimate  $R_{on,H}$  and  $R_{on,L}$  based on  $I_{OP,worst}$ .



Figure 1.4 Calculating the  $R_{on,H}$  and  $R_{on,L}$  values of the TLP5751 gate-drive photocoupler (using (V\_{OH} - V\_{CC}) - I\_{OPH} and V\_{OL} - I\_{OPL} curves)

3. Calculate I<sub>OPH</sub> and I<sub>OPL</sub>.

$$I_{OPH} = \frac{V_{CC} + |V_{EE}|}{R_{on,H} + R_g + r_g}$$
  
=  $\frac{15(V) + |0(V)|}{1.75(\Omega) + 15(\Omega) + 0(\Omega)}$   
 $\approx 0.9 (A)$ 

 $I_{OPL} = \frac{V_{CC} + |V_{EE}|}{R_{on,L} + R_g + r_g}$  $= \frac{15(V) + |0(V)|}{1.2(\Omega) + 15(\Omega) + 0(\Omega)}$  $\approx 0.93 \text{ A}$ 

This confirms that our application example works properly because the peak output currents ( $I_{OPH}$  and  $I_{OPL}$ ) of the TLP5751 are ±1 A in the ambient temperature ( $T_a$ ) range from -40 to 110 °C.

The  $I_{OPH}$  and  $I_{OPL}$  values of an actual circuit tend to be lower than the results of these calculations because of the circuit inductance, the gate capacitance of a power device, and other factors. Figure 1.5 shows the test circuit for the measurement of peak output currents of the TLP5751, and Figure 1.6 shows the measured output current waveforms. Perform an on-board evaluation to know peak output current characteristics in detail.

The peak output currents of a gate-drive photocoupler affect the gate charging and discharging times of the following power device, which determine its turn-on and turn-off times.



Figure 1.5 Test circuit for the peak output currents of the TLP5751



Figure 1.6 Measured peak output current  $(I_{OP})$  waveforms of the TLP5751

1.2.2 Propagation delay times ( $t_{pHL}$  and  $t_{pLH}$ ), pulse width distortion ( $|t_{pHL} - t_{pLH}|$ ), propagation delay skew ( $t_{psk}$ )

(1) Propagation delay times ( $t_{\text{pHL}}$  and  $t_{\text{pLH}})$ 

Propagation delay times are defined as the time required from when the LED in a gatedrive photocoupler turns on or off to when  $V_0$  reaches 50% of  $V_{OH}$ .



(2) Pulse width distortion ( $|t_{pHL} - t_{pLH}|$ )

Pulse width distortion is defined as the absolute value of the difference between low-tohigh and high-to-low propagation delay times ( $t_{pHL}$  and  $t_{pLH}$ ).

#### (3) Propagation delay skew $(t_{psk})$

Propagation delay skew is defined as a difference between the minimum and maximum propagation delay times ( $t_{pHL}$  or  $t_{pLH}$ ) among multiple instances of a gate-drive photocoupler. The propagation delay times of multiple instances of a gate-drive photocoupler are measured under the same conditions (e.g., supply voltage, input current, and temperature) to determine  $t_{psk}$ .



Figure 1.9 Measurement points of propagation delay skew

An inverter circuit is composed of multiple gate drivers in the upper and lower arms. When considering a short-circuit between the upper and lower arms, it is necessary to take account of not only the propagation delay times and the variations of individual gate drivers but also differences in the propagation delay time among multiple gate drivers. The propagation delay skew parameter is used for this verification.

The propagation delay times shown in the datasheet of a gate-drive photocoupler are the results of measurement under prescribed conditions. Therefore, the propagation delay times of a gate-drive photocoupler driving a power device differ from the datasheet values. Be sure to measure propagation delay times in an actual application to determine deadtime and other requirements.

Figure 1.10 shows the  $t_{pHL}$ ,  $t_{pLH}$ ,  $|t_{pHL} - t_{pLH}|$ , and  $t_{psk}$  characteristics of the TLP5751.

 $(T_a = -40 \text{ to } 110 \text{ °C})$ 

| Characteristics                              | Symbol                             | Note                  | Test<br>Circuit | Test Condition                                                                                           | Min                                                             | Тур. | Max | Unit |  |
|----------------------------------------------|------------------------------------|-----------------------|-----------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|-----|------|--|
| Propagation delay time<br>(L/H)              | t <sub>pLH</sub>                   | (Note 1)              | Fig.<br>13.1.7  | $    I_F = 0 \rightarrow 10 \text{ mA}, V_{CC} = 30 \text{ V}, \\ R_g = 10 \Omega, C_g = 25 \text{ nF} $ | 50                                                              | _    | 150 | ns   |  |
| Propagation delay time<br>(H/L)              | t <sub>pHL</sub>                   |                       |                 | $    I_F = 10 \rightarrow 0 \text{ mA}, V_{CC} = 30 \text{ V}, \\ R_g = 10 \Omega, C_g = 25 \text{ nF} $ | 50                                                              | _    | 150 |      |  |
| Pulse width distortion                       | t <sub>pHL</sub> -t <sub>pLH</sub> | (Note 1)              | 1               |                                                                                                          | $I_F = 0 \leftrightarrow 10 \text{ mA}, V_{CC} = 30 \text{ V},$ | —    | —   | 50   |  |
| Propagation delay skew<br>(device to device) | t <sub>psk</sub>                   | (Note 1),<br>(Note 2) |                 | $R_{g} = 10 $ Ω, $C_{g} = 25 $ nF                                                                        | -80                                                             | —    | 80  |      |  |

Note 1: Input signal (f = 25 kHz, duty = 50 %,  $t_r = t_f = 5$  ns or less).

 $C_{\text{L}}$  is approximately 15 pF which includes probe and stray wiring capacitance.

Figure 1.10 Electrical characteristics of the TLP5751 gate-drive photocoupler

(excerpt from the datasheet)

#### 1.2.3 Supply voltage (V<sub>CC</sub>)

Supply voltage ( $V_{CC}$ ) is defined as a voltage that can be applied across  $V_{CC}$  and GND. Figure 1.11 shows the  $V_{CC}$  characteristics of the TLP5751.

 $(T_a = -40 \text{ to } 110 \text{ °C})$ 

| Characteristics | Symbol          | Note | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit |
|-----------------|-----------------|------|-----------------|----------------|-----|------|-----|------|
| Supply voltage  | V <sub>cc</sub> |      |                 | —              | 15  | _    | 30  | V    |

Figure 1.11 Electrical characteristics of the TLP5751 gate-drive photocoupler

(excerpt from the datasheet)

If the supply voltage is lower than the lower  $V_{CC}$  limit shown in the Recommended Operating Conditions table, undervoltage lockout (UVLO) is tripped to shut down the output of a gate-drive photocoupler. If the supply voltage exceeds the upper  $V_{CC}$  limit, the device might be permanently damaged. Be sure to maintain the supply voltage in the specified range.

A voltage close or equal to  $V_{CC}$  appears at the  $V_O$  output of a gate-drive photocoupler, which becomes the gate voltage of a power device.

When the  $V_0$  output is off, the supply voltage can be set to a negative value in order to prevent a false turn-on of a power device. In that case, the sum of the positive and negative supply voltages must not exceed the rated supply voltage ( $V_{CC}$ ).

11

To drive a power device with a low gate-source voltage ( $V_{GSS}$ ), the supply voltage of the gate-drive photocoupler must be set to a low value accordingly. In such cases, select a low- $V_{CC}$  (10 to 30 V) gate-drive photocoupler with a low UVLO threshold voltage (described in the next subsection).

#### 1.2.4 Undervoltage lockout (UVLO)

At power-on, UVLO disables the  $V_0$  output of a gate-drive photocoupler via the internal circuit on the output side until its supply voltage reaches the ULVO recovery voltage ( $V_{UVLO+}$ ). ULVO prevents a malfunction while the input voltage is rising.

When the supply voltage drops below the ULVO threshold voltage ( $V_{UVLO}$ ) during operation, ULVO is also tripped to prevent under-driven conditions of a power device. UVLO is disabled when the supply voltage rises back above the ULVO recovery voltage ( $V_{UVLO}$ ).

Note that the gate-drive photocoupler does not function if its supply voltage is set lower than  $V_{\text{UVLO-}}.$ 

Figure 1.12 shows the UVLO characteristics of the TLP5751.

 $(T_a = -40 \text{ to } 110 \text{ °C})$ 

| Characteristics        | Symbol             | Note | Test<br>Circuit | Test Condition                                | Min  | Тур. | Max  | Unit |
|------------------------|--------------------|------|-----------------|-----------------------------------------------|------|------|------|------|
| UVLO threshold voltage | V <sub>UVLO+</sub> |      |                 | I <sub>F</sub> = 5 mA, V <sub>O</sub> > 2.5 V | 12.1 | 12.7 | 13.5 | V    |
|                        | V <sub>UVLO-</sub> |      |                 | $I_{\rm F}$ = 5 mA, V <sub>O</sub> < 2.5 V    | 11.1 | 11.7 | 12.4 |      |

Figure 1.12 Electrical characteristics of the TLP5751 gate-drive photocoupler (excerpt from the datasheet)

Please note that if a gate-drive photocoupler is driven by positive and negative power supply, it is necessary to consider that the UVLO threshold is offset by the negateive voltage.

#### 1.2.5 Threshold input current (I<sub>FLH</sub>)

Gate-drive photocouplers with an amplifier circuit logically toggle its output when the input current ( $I_F$ ) exceeds a certain value. This value is called the threshold input current and denoted by the symbol  $I_{FLH}$ . The characters "LH" in  $I_{FLH}$  indicate the direction of a change in voltage that occurs in response to an LED input current. Because the output of the gate-drive photocoupler makes a low-to-high transition in response to an LED input current, its threshold input current is denoted by  $I_{FLH}$ . For most gate-drive photocouplers, the threshold input current is guaranteed over the operating ambient temperature range ( $T_a$ ) from -40 to 110°C, as is the case with the TLP5751.

Figure 1.13 shows the threshold input current characteristics of the TLP5751.

| $(T_{-})$ | _ | _40 | to | 110 | °C)   |
|-----------|---|-----|----|-----|-------|
| ( a ·     | _ | -40 | ιυ | 110 | · (J) |

| Characteristics               | Symbol           | Note | Test<br>Circuit | Test Condition                               | Min | Тур. | Max | Unit |
|-------------------------------|------------------|------|-----------------|----------------------------------------------|-----|------|-----|------|
| Threshold input current (L/H) | I <sub>FLH</sub> |      |                 | V <sub>CC</sub> = 15 V, V <sub>O</sub> > 1 V | _   | 1.4  | 4   | mA   |

Figure 1.13 Electrical characteristics of the TLP5751 gate-drive photocoupler

(excerpt from the datasheet)

In the case of the TLP5751, the maximum  $I_{FLH}$  value is specified as 4 mA. Although  $I_{FLH}$  varies from one device to another and with temperature, this means  $I_{FLH}$  never exceeds 4 mA at the maximum. So, setting  $I_F$  must be at least 4 mA for applications.

## 2. Examples of an application circuit for a gate-drive photocoupler and power loss calculation

Gate-drive photocouplers are commonly used to drive power devices in an inverter circuit for motor drive applications while providing electrical insulation. Because gate-drive photocouplers precede power devices, they are often located in a high-temperature environment. In addition, gate-drive photocouplers require lots of power to drive the gates of power devices. It is therefore essential to calculate the power losses of gate-drive photocouplers to determine whether they are suitable for a given application. This section describes how to calculate the power losses of gate-drive photocouplers using an example.

2.1 Example of an application circuit for IGBT/MOSFET gate-drive photocouplers



Figure 2.1(a) Example of an inverter circuit using gate-drive photocouplers



Figure 2.1(b) Example of component values in the gate drive circuit using the TLP5751

The following paragraphs describe the reasons why the component values shown in Figure 2.1(b) were selected.

Input forward current (I<sub>F</sub>):  $\approx$  6 mA. The maximum threshold input current of the TLP5751 is 4 mA. The input forward current of 6 mA includes a margin to allow for LED degradation due to aging.

 $V_{cc}$ : 16 V. Based on the collector-emitter saturation voltage specification of the GT30J341  $V_{EE}$ : -6 V. Selected so that the sum of  $V_{CC}$  and  $V_{EE}$  does not exceed the rated gate-emitter voltage of the IGBT

Gate resistor ( $R_g$ ): 24  $\Omega$ . The resistor value given as a test condition for the switching time of the GT30J341 was selected so that ( $V_{CC} + |V_{EE}|$ ) /  $R_g$  will not exceed the  $I_{OP}$  of the TLP5751.

#### 2.2 Calculating the power losses of a gate-drive photocoupler

This subsection describes how to calculate the power losses of a gate-drive photocoupler. To charge and discharge the gate capacitance of an IGBT or other power device in a short period of time, the output of a gate-drive photocoupler needs to sink and source a large current rapidly. It is therefore necessary to take the switching losses and heat dissipation of the photocoupler into consideration. The switching losses are determined by the operating frequency and drive voltage of the photocoupler as well as the gate capacitance and resistance of the power device. When designing neighboring circuits, care should be exercised to ensure that the permissible power dissipation values of the LED and photodetector chips in the gate-drive photocoupler will not be exceeded.

| Symbol                  | Characteristics                | Symbol                   | Characteristics                |
|-------------------------|--------------------------------|--------------------------|--------------------------------|
| P <sub>in</sub>         | Power dissipated in the input  | Po                       | Power dissipated in the output |
|                         | LED                            |                          |                                |
| Duty                    | Duty ratio of the photocoupler |                          |                                |
|                         | operation                      |                          |                                |
| IF                      | LED forward current            | VF                       | LED forward voltage            |
| P <sub>O(bias)</sub>    | DC power dissipated when the   |                          |                                |
|                         | output is in DC operation      |                          |                                |
| P <sub>O(bias:on)</sub> | DC power dissipated in the     | P <sub>O(bias:off)</sub> | DC power dissipated in the     |
|                         | output when the LED is active  |                          | output when the LED is off     |
| P <sub>O(swg)</sub>     | Power dissipated in the output |                          |                                |
|                         | when a following power device  |                          |                                |
|                         | is switching                   |                          |                                |
| P <sub>O(swg:H)</sub>   | Power dissipated in the output | P <sub>O(swg:L)</sub>    | Power dissipated in the output |
|                         | when a following power device  |                          | when a following power device  |
|                         | switches to on                 |                          | switches to off                |
| I <sub>CCH</sub>        | High-level supply current      | I <sub>CCL</sub>         | Low-level supply current       |
| E <sub>sw</sub>         | Electrostatic energy in the    |                          |                                |
|                         | gate of a following power      |                          |                                |
|                         | device charged and discharged  |                          |                                |
|                         | per switching transition       |                          |                                |
| f <sub>sw</sub>         | Switching frequency            |                          |                                |
| Rg                      | External gate resistor value   | rg                       | Internal gate resistance of a  |
|                         |                                |                          | power device                   |

The following table defines the symbols used in this subsection.

| R <sub>on,H</sub>        | Output resistance of a        | R <sub>on,L</sub>           | Output resistance of a      |
|--------------------------|-------------------------------|-----------------------------|-----------------------------|
|                          | photocoupler (high side)      |                             | photocoupler (low side)     |
| Qg                       | Amount of gate charge of a    |                             |                             |
|                          | power device                  |                             |                             |
| I <sub>OP,worst</sub>    | Maximum peak output current   |                             |                             |
| T <sub>j,LED</sub>       | Junction temperature of the   | T <sub>j,Photo</sub>        | Junction temperature of the |
|                          | LED chip                      |                             | photodetector chip          |
| R <sub>th(j-a),LED</sub> | Thermal resistance of the LED | R <sub>th(j-a)</sub> ,Photo | Thermal resistance of the   |
|                          | chip                          |                             | photodetector chip          |

- 2.2.1 Calculating power losses
- (1) Input power dissipation: Pin

$$P_{in} = Duty \times I_F \times V_F$$

(2) Output power dissipation: Po

 $P_0 = P_{O(bias)} + P_{O(swg)}$ 

The following shows how to calculate  $\mathsf{P}_{\mathsf{O}(\mathsf{bias})}$  and  $\mathsf{P}_{\mathsf{O}(\mathsf{swg})}.$ 

1. Power supply dissipation:  $P_{O(bias)}$ 

$$P_{O(bias)} = P_{O(bias:on)} + P_{O(bias:off)}$$
  
= Duty × I<sub>CCH</sub> × (V<sub>CC</sub> + |V<sub>EE</sub>|) + (1 - Duty) × I<sub>CCL</sub> × (V<sub>CC</sub> + |V<sub>EE</sub>|)

2. Switching loss: P<sub>O(swg)</sub>

 $E_{sw}$ , i.e., the amount of energy charged into or discharged from the gate capacitance of a power device per switching transition is calculated as follows:

$$E_{sw} = \frac{1}{2} \times C_g \times V^2 = \frac{1}{2} \times Q_g \times (V_{CC} + |V_{EE}|)$$

 $E_{sw}$  is dissipated  $f_{sw}$  times per second by  $R_{on,H}$  and  $R_{on,L}$  connected in series as well as  $R_g$ , and  $r_g$ . Of the sum of the power dissipated by these devices, the switching loss,  $P_{O(swg)}$ , of the gate-drive photocoupler can be calculated as follows:

$$P_{O(swg)} = E_{SW} \times \left(\frac{R_{on,H}}{R_g + R_{on,H}} + \frac{R_{on,L}}{R_g + R_{on,L}}\right) \times f_{sw}$$
  
=  $\frac{1}{2} \times Q_g \times (V_{CC} + |V_{EE}|) \times \left(\frac{R_{on,H}}{R_g + R_{on,H}} + \frac{R_{on,L}}{R_g + R_{on,L}}\right) \times f_{sw}$ 

Here, the gate charge ( $Q_g$ ) of the power device is determined as follows: Read the  $Q_g$  values of the power device at V<sub>CC</sub> and V<sub>EE</sub> and calculate their sum.



Figure 2.2 Example of the  $V_{GE}$  -  $Q_g$  curve of a power device following the gate-drive photocoupler

#### 2.2.2 Calculation example

Let's calculate the power loss of the gate-drive photocoupler based on the circuit conditions and parameters shown in the gate drive circuit of Figure 2.1(b). Calculation conditions:

 $V_{CC} = 16 V, V_{EE} = -6 V,$ 

 $I_{CCH} = 3 \text{ mA}, I_{CCL} = 3 \text{ mA}$  (maximum rated value of the TLP5751),

 $Q_g$  = 150 nC,  $R_g$  = 24  $\Omega$ ,  $r_g$  = 0  $\Omega$ , Duty ratio = 0.5,  $f_{sw}$  = 15 kHz,  $T_a$  = 85 °C  $I_F$  = 6 mA,  $V_F$  = 1.4 V (voltage read from the TLP5751  $I_F$  -  $V_F$  curve at  $T_a$  = 110 °C and  $I_F$  = 6 mA)

(1) Input power dissipation: 
$$P_{in}$$
  
 $P_{in} = Duty \times I_F \times V_F$   
 $= 0.5 \times 6(mA) \times 1.4(V) = 4.2 (mW)$ 

This confirms that the gate drive circuit shown in Figure 2.1(b) is satisfactory because the input power dissipation ( $P_D$ ) of the TLP5751 is rated at 400 mW at a Ta of 85 °C.

(2) Output power dissipation:  $P_0$ 

$$P_0 = P_{O(bias)} + P_{O(swg)}$$

1. Power supply dissipation:  $P_{O(\text{bias})}$ 

$$P_{O(bias)} = P_{O(bias:on)} + P_{O(bias:off)}$$
  
= Duty × I<sub>CCH</sub> × (V<sub>CC</sub> + |V<sub>EE</sub>|)  
+ (1 - Duty) × I<sub>CCL</sub> × (V<sub>CC</sub> + |V<sub>EE</sub>|)  
= 0.5 × 3(mA) × 22(V) + (1 - 0.5) × 3(mA) × 22(V)  
= 66 (mW)

#### 2. Switching loss: P<sub>O(swg)</sub>

Estimate the on-resistance of the gate-drive photocoupler output stage based on the maximum peak output current.

First, calculate the maximum peak output current,  $I_{\mbox{\scriptsize OP,worst}}$  :

$$I_{OP,worst} = \frac{V_{CC} + |V_{EE}|}{R_g + r_g}$$
$$= \frac{16(V) + |-6(V)|}{24(\Omega) + 0(\Omega)}$$
$$\approx 0.92 (A)$$

To obtain (V<sub>OH</sub> - V<sub>CC</sub>)@I<sub>OP,worst</sub> and V<sub>OL</sub>@I<sub>OP,worst</sub>, read the (V<sub>OH</sub> - V<sub>CC</sub>) - I<sub>OPH</sub> and V<sub>OL</sub> - I<sub>OPL</sub> curves shown in Figure 2.3 at 0.92 A. They are read as -1.6 V and 1.0 V, respectively.

Hence, on-resistance of the gate driver photocoupler output stage ( $R_{on,H}$  and  $R_{on,L})$  are calculated as follows:

$$R_{on,H} = \frac{(V_{OH} - V_{CC})@I_{OP,worst}}{I_{OP,worst}}$$
$$= \frac{-1.6(V)}{-0.92(A)}$$
$$\approx 1.7 (\Omega)$$

$$R_{on,L} = \frac{V_{OL}@I_{OP,worst}}{I_{OP,worst}}$$

$$=\frac{1.0(V)}{0.92(A)}$$

$$\approx 1.1 (\Omega)$$



Figure 2.3 Estimating the  $R_{on,H}$  and  $R_{on,L}$  values of the gate-drive photocoupler

Next, substitute the  $R_{\text{on},\text{H}}$  and  $R_{\text{on},\text{L}}$  values into the following equation:

$$P_{O(swg)} = E_{sw} \times \left(\frac{R_{on,H}}{R_g + R_{on,H}} + \frac{R_{on,L}}{R_g + R_{on,L}}\right) \times f_{sw}$$
  
$$= \frac{1}{2} \times Q_g \times (V_{CC} + |V_{EE}|) \times \left(\frac{R_{on,H}}{R_g + R_{on,H}} + \frac{R_{on,L}}{R_g + R_{on,L}}\right) \times f_{sw}$$
  
$$= \frac{1}{2} \times 150(\text{nC}) \times 22(\text{V}) \times \left(\frac{1.7(\Omega)}{24(\Omega) + 1.7(\Omega)} + \frac{1.1(\Omega)}{24(\Omega) + 1.1(\Omega)}\right) \times 15(\text{kHz})$$
  
$$= 2.7 \ (mW)$$

Hence, the output power dissipation is:

$$P_{o} = P_{o(bias)} + P_{o(swg)}$$
  
= 66 (mW) + 2.7 (mW) = 68.7 (mW)

This confirms that the gate drive circuit shown in Figure 2.1(b) is satisfactory because the output power dissipation ( $P_0$ ) of the TLP5751 is rated at 450 mW at a T<sub>a</sub> of up to 85 °C.

## TOSHIBA

#### 3. Terms

#### (General terms)

| Term                                                                  | Symbol                           | Description                                                                                                                             |
|-----------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Absolute Maximum Ratings                                              |                                  | Maximum value that must not be exceeded even for an instant during operation                                                            |
| Isolation Voltage                                                     | BVS                              | Isolating voltage between input and output under the specified conditions                                                               |
| Capacitance (Input to Output),<br>Total Capacitance (Input to Output) | CS                               | Electrostatic capacitance between the input and output pins                                                                             |
| Capacitance (Input),<br>Input Capacitance                             | C <sub>T</sub><br>C <sub>t</sub> | Electrostatic capacitance between the anode and cathode pins of the LED                                                                 |
| Forward Current,<br>Input Forward Current                             | IF                               | Rated current that can flow continuously in the forward direction of the LED                                                            |
| Pulse Forward Current,<br>Input Forward Current (Pulsed)              | I <sub>FP</sub>                  | Rated current that can flow momentarily in the forward direction of the LED                                                             |
| Transient Forward Current,<br>Peak Transient Forward Current          | I <sub>FPT</sub>                 | Rated current that can flow momentarily in the forward direction of the LED                                                             |
| Reverse Voltage,<br>Input Reverse Voltage                             | V <sub>R</sub>                   | Rated reverse voltage that can be applied across the LED's cathode and anode                                                            |
| Reverse Current,<br>Input Reverse Current                             | I <sub>R</sub>                   | Leakage current flowing in the reverse direction of the LED (from cathode to anode)                                                     |
| Forward Voltage,<br>Input Forward Voltage                             | VF                               | Voltage drop across the anode and cathode pins of the LED under the specified forward-current condition                                 |
| LED Power Dissipation,<br>Input Power Dissipation                     | PD                               | Rated power that can be dissipated in the LED                                                                                           |
| Total Power Dissipation                                               | P <sub>T</sub>                   | Total rated power that can be dissipated in both the input and output devices                                                           |
| Isolation Resistance                                                  | R <sub>S</sub>                   | Resistance between the input and output pins at the specified voltage                                                                   |
| Junction Temperature                                                  | Tj                               | Permissible temperature of the junction of the photodetector or LED                                                                     |
| Operating Temperature                                                 | T <sub>opr</sub>                 | Ambient temperature range in which the device can operate without loss of functionality                                                 |
| Lead Soldering Temperature                                            | T <sub>sol</sub>                 | Rated temperature at which the device pins can be soldered without loss of functionality                                                |
| Storage Temperature                                                   | T <sub>stg</sub>                 | Ambient temperature range in which the device can be stored without operation                                                           |
| Creepage Distance                                                     |                                  | Shortest distance along the surface of insulation between the path of two conductive parts (input and output)                           |
| Clearance (Clearance Distance)                                        |                                  | Shortest distance through air between the path of two conductive parts (input and output)                                               |
| Internal Isolation Thickness,<br>Insulation Thickness                 |                                  | Distance through insulation. Shortest thickness through internal insulation between the path of two conductive parts (input and output) |

©2019

#### (Transistor output)

| Term                                                                 | Symbol                                  | Description                                                                                                                                         |
|----------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Collector Current                                                    | IC                                      | Rated current allowed to flow to collector                                                                                                          |
| Current Transfer Ratio                                               | I <sub>C</sub> /I <sub>F</sub><br>(CTR) | Ratio of output current, $I_{C},$ to input current, $I_{F} \colon I_{C}/I_{F} \times 100$ (unit: %)                                                 |
| Collector Dark Current,<br>Dark Current                              | I <sub>CEO</sub><br>I <sub>DARK</sub>   | Leakage current flowing between collector and emitter                                                                                               |
| Off-State Collector Current                                          | $I_{C(off)}$                            | Leakage current flowing between collector and emitter when Low voltage is applied to input                                                          |
| Current Gain Factor                                                  | h <sub>FE</sub>                         | $h_{FE}$ for phototransistor                                                                                                                        |
| Base Photo-Current                                                   | I <sub>PB</sub>                         | Photo-current generated by the specified input current, $\mathrm{I}_{F},$ in the phototransistor base block                                         |
| Collector Power Dissipation                                          | PC                                      | Rated power that can be dissipated in collector                                                                                                     |
| Turn-On Time                                                         | t <sub>ON</sub><br>t <sub>on</sub>      | Time required for the output waveform to change from 100% (0%) to 10% (90%) when the input is turned off and back on under the specified conditions |
| Turn-Off time                                                        | t <sub>OFF</sub><br>t <sub>off</sub>    | Time required for the output waveform to change from 0% (100%) to 90% (10%) when the input is turned on and back off under the specified conditions |
| Storage Time                                                         | ts                                      | Time required for the output waveform to change from 0% (100%) to 10% (90%) when input is turned on and back off under the specified conditions     |
| Fall Time                                                            | t <sub>f</sub>                          | Time required for the output waveform to change from 90% to 10%                                                                                     |
| Rise Time                                                            | t <sub>r</sub>                          | Time required for the output waveform to change from 10% to 90%                                                                                     |
| Collector-Emitter Saturation Voltage                                 | V <sub>CE (sat)</sub>                   | Voltage between collector and emitter under the specified saturation conditions                                                                     |
| Collector-Base Breakdown Voltage                                     | V <sub>(BR)CBO</sub>                    | Breakdown voltage between collector and base when emitter is open                                                                                   |
| Collector-Emitter Breakdown<br>Voltage                               | V <sub>(BR)</sub> CEO                   | Breakdown voltage between collector and emitter (when base is open)                                                                                 |
| Emitter-Base Breakdown Voltage                                       | V <sub>(BR)EBO</sub>                    | Breakdown voltage between emitter and base when collector is open                                                                                   |
| Emitter-Collector Breakdown<br>Voltage                               | V <sub>(BR)ECO</sub>                    | Breakdown voltage between emitter and collector (when base is open)                                                                                 |
| Collector-Base Voltage                                               | V <sub>CBO</sub>                        | Rated voltage that can be applied across collector and base                                                                                         |
| Collector-Emitter Voltage                                            | V <sub>CEO</sub>                        | Rated voltage that can be applied across collector and emitter                                                                                      |
| Emitter-Base Voltage                                                 | V <sub>EBO</sub>                        | Rated voltage that can be applied across emitter and base                                                                                           |
| Emitter-Collector Voltage                                            | V <sub>ECO</sub>                        | Rated voltage which can be applied across emitter and collector                                                                                     |
| Capacitance (Collector to Emitter),<br>Collector-Emitter Capacitance | C <sub>CE</sub>                         | Electrostatic capacitance between the collector and emitter pins                                                                                    |

#### (IC output)

| Term                                          | Symbol                               | Description                                                                                                                                                                                          |  |
|-----------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Common-Mode Transient Immunity at Output High | CMH                                  | Maximum tolerable rate of rise (fall) of input/output common-<br>mode voltage at which the specified High level can be maintained                                                                    |  |
| Common-Mode Transient Immunity at Output Low  | CML                                  | Maximum tolerable rate of rise (fall) of input/output common-<br>mode voltage at which the specified Low level can be maintained                                                                     |  |
| High-Level Supply Current                     | I <sub>CCH</sub><br>I <sub>DDH</sub> | Current supply to the circuit that flows to power supply pins when<br>the output is at the High level                                                                                                |  |
| Low-Level Supply Current                      | I <sub>CCL</sub><br>I <sub>DDL</sub> | Current supply to the circuit that flows to power supply pins when<br>the output is at the Low level                                                                                                 |  |
| Threshold Input Current                       | I <sub>FHL</sub> (I <sub>FLH</sub> ) | Minimum input current, $\rm I_F,$ necessary to change the output from High (Low) to Low (High) (*1)                                                                                                  |  |
| Input Current Hysteresis                      | I <sub>HYS</sub>                     | Difference between $\mathrm{I}_{FLH}$ and $\mathrm{I}_{FHL}$ for a given device                                                                                                                      |  |
| Threshold Input Voltage                       | V <sub>FLH</sub> (V <sub>FHL</sub> ) | Maximum input voltage, $V_F$ , necessary to hold the initial output High (Low), or to return the output from Low (High) to High (Low) after the initial output changes from High (Low) to Low (High) |  |
| Current Transfer Ratio                        | I <sub>O</sub> /I <sub>F</sub>       | Ratio of output current, $I_{\text{O}},$ to input current, $I_{\text{F}}\text{:}~I_{\text{O}}/I_{\text{F}}$ $\times$ 100 (unit: %)                                                                   |  |
| High-Level Output Current                     | I <sub>OH</sub>                      | Output current under the specified High-level output voltage                                                                                                                                         |  |
| Peak High-Level Output Current                | I <sub>OPH</sub>                     | Peak output current under the specified High-level output voltage                                                                                                                                    |  |
| Low-Level Output Current                      | I <sub>OL</sub>                      | Output current under the specified Low-level output voltage                                                                                                                                          |  |
| Peak Low-Level Output Current                 | I <sub>OPL</sub>                     | Peak output current under the specified Low-level output voltage                                                                                                                                     |  |
| High-Level Short-Circuit Output<br>Current    | I <sub>OSH</sub>                     | Output current under the specified High-level output and short-<br>circuit conditions                                                                                                                |  |
| Low-Level Short-Circuit Output<br>Current     | I <sub>OSL</sub>                     | Output current under the specified Low-level output and short-<br>circuit conditions                                                                                                                 |  |
| High-Level Output Voltage                     | V <sub>OH</sub>                      | Output voltage under the specified High-level output current condition                                                                                                                               |  |
| Low-Level Output Voltage                      | V <sub>OL</sub>                      | Output voltage under the specified Low-level output current condition                                                                                                                                |  |
| Output Power Dissipation                      | PO                                   | Rated power that can be dissipated in the output stage                                                                                                                                               |  |
| Propagation Delay Time (H $\rightarrow$ L)    | t <sub>pHL</sub>                     | Time required from when the input changes from the OFF (ON) state to the ON (OFF) state to when the output waveform changes from the High level to specified Low level                               |  |
| Propagation Delay Time (L $\rightarrow$ H)    | t <sub>pLH</sub>                     | Time required from when the input changes from the ON (OFF) state to the OFF (ON) state to when the output waveform changes from the Low level to the specified High level                           |  |
| Output Current                                | Ι <sub>Ο</sub>                       | Rated current that can flow to output pins                                                                                                                                                           |  |
| Peak Output Current                           | I <sub>OP</sub>                      | Rated peak current that can be applied between output pins                                                                                                                                           |  |
| Supply Voltage                                | V <sub>CC</sub><br>V <sub>DD</sub>   | Rated voltage that can be applied to power supply pins                                                                                                                                               |  |
| Output Voltage                                | Vo                                   | Rated voltage that can be applied to output pins                                                                                                                                                     |  |
| UVLO Threshold Voltage                        | V <sub>UVLO</sub>                    | Threshold voltage at which the undervoltage lockout (UVLO) function is tripped                                                                                                                       |  |
| Three-State Enable Voltage                    | VE                                   | Rated voltage that can be applied to the enable pin                                                                                                                                                  |  |
| High-Level Enable Voltage                     | V <sub>EH</sub>                      | Voltage at which the enable pin functions as the High level                                                                                                                                          |  |
| Low-Level Enable Voltage                      | V <sub>EL</sub>                      | Voltage at which the enable pin functions as the Low level                                                                                                                                           |  |

(\*1)  $I_F$  greater than the maximum  $I_{FHL}$  ( $I_{FLH}$ ) is required to ensure that the IC output photocouplers from High (Low) to Low (High)

## **Revision History**

| Revision | Date       | Page | Description   |
|----------|------------|------|---------------|
| Rev. 1.0 | 2019-06-01 | -    | First edition |
|          |            |      |               |
|          |            |      |               |

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product". • TOSHIBA reserves the right to make changes to the information in this document and related Product

- without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. **TOSHIBA ASSUMES NO** LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- · Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- GaAs (Gallium Arsenide) is used in Product. GaAs is harmful to humans if consumed or absorbed, whether in the form of dust or vapor. Handle with care and do not break, cut, crush, grind, dissolve chemically or otherwise expose GaAs in Product.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpilling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

#### TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION https://toshiba.semicon-storage.com/