

TOSHIBA CMOS Linear Integrated Circuit Silicon Monolithic

# TCKE712BNL

# 13.2 V, eFuse with Adjustable Over Current Protection Over Voltage Protection and Slew Rate Control

The TCKE712BNL is 13.2 V high input voltage Single Inputs — Single Output eFuse IC. It can be used as a reusable fuse, and other protection features like adjustable over current limit by an external resistor, short circuit protection, adjustable slew rate control by an external capacitance, adjustable over voltage protection, under voltage protection, thermal shutdown and FLAG function.

Switch ON resistance is only 53 m $\Omega$ , Wide input voltage operation characteristics makes this product ideal for power management such as in the Power Stage of Hard disk drive and Battery Charge applications.

This device is available in 0.5 mm pitch ultra small package WSON10 (3.0 mm  $\,$  x 3.0 mm, t: 0.7 mm (typ)) .Thus this device is ideal for various application such as portable applications that require high-density board.



Weight: 19.7 mg (typ.)

#### 1. Feature

- High input voltage: V<sub>IN max</sub> = 13.2 V
- Low ON resistance : R<sub>ON</sub> = 53 mΩ (typ.)
- Adjustable over current protection
- Adjustable over voltage protection
- Programmable Slew rate control by External Capacitance for Inrush current reduction
- FLAG indicates
- Reverse current blocking (SW OFF state)
- Thermal Shutdown
- Small package:WSON10 (3.0 mm x 3.0 mm, t: 0.7 mm (typ))
- IEC62368-1 Certified

Start of commercial production 2020-11

Rev.4.0



## 2. Absolute Maximum Ratings (Note) (Ta = 25 °C)

| Characteristics      | Symbol              | Rating       | Unit |
|----------------------|---------------------|--------------|------|
| Input voltage        | VIN                 | -0.3 to 18   | V    |
| ILIM voltage         | VILIM               | -0.3 to 6    | V    |
| dV/dT voltage        | V <sub>d</sub> V/dT | -0.3 to 6    | V    |
| OVP voltage          | Vovp                | -0.3 to 6    | V    |
| Control voltage      | VEN                 | -0.3 to 18   | V    |
| Output voltage       | Vout                | -0.3 to 18   | V    |
| FLAG voltage         | VFLAG               | -0.3 to 18   | V    |
| FLAG Sink current    | ISINK_FLAG          | 0 to 1       | mA   |
| Power dissipation    | PD                  | 2.4 (Note 1) | W    |
| Junction temperature | Tj                  | 150          | °C   |
| Storage temperature  | T <sub>stg</sub>    | -55 to 150   | °C   |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note1: Rating at mounting on a board: FR4 board. (76.2 mm × 114.3 mm × 1.6 mm, 4 layer )

### 3. Operating Ranges

| Characteristics                     | Symbol             | Ranges               |           | Unit |
|-------------------------------------|--------------------|----------------------|-----------|------|
| Input voltage                       | VIN                | 4.4 to               | V         |      |
|                                     |                    | 4.4 V ≤ VIN ≤ 5.5 V  | 1.7 to 12 |      |
| ILIM External resistance            | RILIM              | 5.5 V < VIN ≤ 9.9 V  | 2.4 to 12 | kΩ   |
|                                     |                    | 9.9 V < VIN ≤ 13.2 V | 3.1 to 12 |      |
| Control voltage                     | VEN                | 0 to 18              |           | V    |
| FLAG Voltage                        | VFLAG              | 0 to 18              |           | V    |
| FLAG Sink current                   | ISINK_FLAG         | 0 to 1               |           | mA   |
| Operating Ambient temperature range | Ta_opr             | -40 to 85            |           | °C   |
| External capacitance                | C <sub>dV/dT</sub> | 1000(max)            |           | nF   |



# 4. Pin Assignment (Top view)

WSON10



## 5. Top Marking (Top view)





## 6. Block Diagram





## 7. PIN Description

| PIN Name | Description                                                                                                                                                                     |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN      | Supply Input. Input to the power switch and the supply voltage for the device.                                                                                                  |
| dV/dT    | Rise time set input. A capacitor between dV/dT terminal and GND set the slew rate of Vour.                                                                                      |
| EN       | Enable input.                                                                                                                                                                   |
| ILIM     | Current limit set input. A resistor between ILIM terminal and GND set the current limit.                                                                                        |
| GND      | Ground.                                                                                                                                                                         |
| OVP      | Over voltage protection(OVP) threshold set inputThe threshold voltage of the overvoltage protection function is adjusted by the resistance value connected to the OVP terminal. |
| FLAG     | Open drain signal output. Fault condition flag                                                                                                                                  |
| VOUT     | Output. Output of the power switch.                                                                                                                                             |

Exposed Pad has to be connected to GND pattern because of stability operation and heat radiation.

## 8. Operation Logic Table

|        | EN "Low" | EN "High" |
|--------|----------|-----------|
| Output | OFF      | ON        |

Rev.4.0



#### **TCKE712BNL DC Characteristics** 9. (Unless otherwise specified, Ta = -40 to 85 °C, Vin = 12 V, RILIM = 3.6 k $\Omega$ )

| Characteristics                                    | Symbol                 | Test Condition                                                              | Ta = 25°C |                 |      | Ta = −40 to 85°C<br>(Note 2) |      | Unit |
|----------------------------------------------------|------------------------|-----------------------------------------------------------------------------|-----------|-----------------|------|------------------------------|------|------|
|                                                    |                        |                                                                             | Min.      | Тур.            | Max. | Min.                         | Max. |      |
| Basic operation                                    |                        |                                                                             |           |                 |      |                              |      |      |
| VIN under voltage lockout (UVLO) threshold, rising | VIN_UVLO               | _                                                                           | _         | 4.15            | _    | 4.00                         | 4.4  | V    |
| VIN under voltage lockout (UVLO) hysteresis        | V <sub>IN_UVhyst</sub> | _                                                                           | _         | 0.2             | _    | _                            | _    | V    |
| EN threshold voltage, rising                       | VENR                   | _                                                                           | _         | 1.1             | _    | _                            | 1.2  | V    |
| EN threshold voltage, falling                      | VENF                   | _                                                                           | _         | 0.95            | _    | 0.85                         | _    | V    |
| On resistance                                      | Ron                    | I <sub>OUT</sub> = 1 A,                                                     | _         | 53              | _    | _                            | 80   | mΩ   |
| Quiescent current (ON state)                       | IQ                     | V <sub>EN</sub> = 3 V, I <sub>OUT</sub> = 0 A                               | _         | 690             | _    | _                            | 852  | μΑ   |
| Quiescent current (OFF state)                      | I <sub>Q(OFF)</sub>    | EN = 0 V                                                                    | _         | 46              | _    | _                            | 80   | μΑ   |
| Reverse blocking current                           | I <sub>RB</sub>        | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 0 V,<br>V <sub>EN</sub> = 0 V     |           | 0.001           |      | _                            | 1.0  | μΑ   |
| EN pull down resistor                              | R <sub>EN</sub>        | EN = 1.1 V                                                                  | _         | 20              | _    | 10                           | 55   | МΩ   |
| dV/dT control                                      |                        |                                                                             |           |                 |      |                              |      |      |
| dV/dT Voltage                                      | V <sub>d</sub> V/dT    | _                                                                           | _         | 3.1             | _    | 2.8                          | 3.4  | V    |
| Charging Current                                   | I <sub>dV/dT</sub>     | $V_{dV/dT} = 0 V$                                                           | _         | 5               | _    | 3.5                          | 6.5  | μΑ   |
| dV/dT to OUT gain                                  | GAIN <sub>dV/dT</sub>  | V <sub>dV/dT</sub> = 1V, I <sub>OUT</sub> = 1A                              | _         | 9.0             | _    | 8.5                          | 9.5  | _    |
| Over voltage protection                            |                        |                                                                             |           | •               |      | •                            |      |      |
| OVP threshold, rising                              | Vovpr                  | _                                                                           | _         | 1.2             | _    | 1.14                         | 1.26 | V    |
| OVP pull down resistor                             | Rovp                   | V <sub>OVP</sub> = 1.2 V                                                    | _         | 22              | _    | 11                           | 60   | МΩ   |
| FLAG                                               | ·                      |                                                                             |           | •               |      |                              |      |      |
| FLAG Output Low Voltage                            | V <sub>FLAG_L</sub>    | ISINK_FLAG = 1 mA                                                           | _         | _               | _    | _                            | 0.1  | V    |
| FLAG Output High leakage                           | IFLAG_LEAK             | V <sub>FLAG</sub> = 18 V                                                    | _         | _               | _    | _                            | 1    | μΑ   |
| Over current protection                            | ·                      |                                                                             |           | •               |      |                              |      |      |
|                                                    | lout_cl                | $V_{IN}$ = 5 V, $R_{ILIM}$ = 1.7 k $\Omega$ ,<br>$V_{IN}$ - $V_{OUT}$ = 2 V | _         | 3.65            | _    | 3.14                         | 4.14 | А    |
|                                                    |                        | $V_{IN}$ = 9 V, $R_{ILIM}$ = 2.4 k $\Omega$ , $V_{IN}$ - $V_{OUT}$ = 2 V    |           | 2.58            |      | 2.21                         | 2.99 | А    |
| Over current limit (Nete2)                         |                        | $V_{IN}$ = 12 V, $R_{ILIM}$ = 3.1 k $\Omega$ , $V_{IN}$ - $V_{OUT}$ = 2 V   |           | 2.00            |      | 1.71                         | 2.35 | Α    |
| Over current limit (Note3)                         |                        | $V_{IN}$ = 12 V, $R_{ILIM}$ = 3.6 k $\Omega$ , $V_{IN}$ - $V_{OUT}$ = 2 V   | _         | 1.72            | _    | 1.47                         | 2.04 | Α    |
|                                                    |                        | $V_{IN}$ = 12 V, $R_{ILIM}$ = 6.2 k $\Omega$ , $V_{IN}$ - $V_{OUT}$ = 2 V   |           | 1.00            | _    | 0.78                         | 1.21 | Α    |
|                                                    |                        | $V_{IN}$ = 12 V, $R_{ILIM}$ = 12 k $\Omega$ , $V_{IN}$ - $V_{OUT}$ = 2 V    | _         | 0.51            | -    | 0.35                         | 0.64 | Α    |
| Fast trip comparator level                         | IFASTTRIP              | _                                                                           | _         | IOUT_CL<br>×2.5 | _    | IOUT_CL<br>× 2.0             | _    | Α    |
| Thermal Protection                                 |                        |                                                                             |           |                 |      |                              |      |      |
| Thermal shut down Threshold                        | T <sub>SD</sub>        | Tj                                                                          | _         | 134             | _    | _                            | _    | °C   |

Note2: This parameter is warranted by design.

Note3: Pulsed testing techniques used during this test maintain junction temperature approximately equal to ambient temperature.



# 10. TCKE712BNL AC Characteristics (Unless otherwise specified,Ta = -40 to 85 °C, Vin = 12 V, RILIM = 3.6k $\Omega$ , RLOAD = 12 $\Omega$ , Cin = Cout = 1 $\mu$ F)

| Characteristics                                                     | Symbol     | Test Condition                                           | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------------------|------------|----------------------------------------------------------|------|------|------|------|
| Turn on delay                                                       | ton        | C <sub>dV/dT</sub> = OPEN (Note4)                        | _    | 370  |      | μs   |
| Turn off delay                                                      | toff       | — (Note4)                                                | _    | 2.2  | _    | μs   |
| VOUT rise time                                                      | tr         | C <sub>dV/dT</sub> = OPEN (Note4)                        | _    | 57   | _    | μs   |
|                                                                     |            | C <sub>dV/dT</sub> = 22nF (Note4)                        | _    | 4.7  | _    | ms   |
| Fast trip time                                                      | tFASTTRIP  | IOUT > IFASTTRIP to IOUT peak (Note4)                    | _    | 320  | _    | ns   |
| Current limit response time                                         | toL        | $R_{LOAD}$ = OPEN to 3.6 Ω                               | _    | 175  | _    | μs   |
| Over current FLAG blanking time/Switch off delay under over current | tFLAGblank | OCL detection to V <sub>FLAG</sub> = Low voltage (Note4) | 3.3  | 5.5  | _    | ms   |
| Short-term (<5ms) over current limit counting time                  | tocp_count | Refer to Figure 4 (Note4)                                | _    | 176  | _    | ms   |

Note4: This parameter is warranted by design.

#### **AC Waveform**



 $V_{ENH}$  is the input voltage of EN pin larger than  $V_{ENR}$ .  $V_{OH}$  is the typical output voltage the occurs with the output load.

Figure 1  $t_r$ ,  $t_{ON}$ ,  $t_{OFF}$  Waveforms



#### 11. Timing chart



Figure 2 Short Circuit trip and Over current protection



(Note 1: Refer to below "Application circuit example in Application Note ")

Figure 3 Under voltage lockout and Over voltage protection





Figure 4 Short term overcurrent operation



### 12. Application Note

#### 1. Application circuit example



#### 1) Peripheral circuits

Connect the power supply to the input terminal VIN. During normal operation, almost the same voltage as the VIN voltage is output from the output terminal VOUT through the internal MOSFET.

If the current suddenly decreases, for example, when short-circuiting or overcurrent is protected, high-spike voltages may be generated due to back electromotive force of inductance components such as wirings connected to the input/output terminals of the eFuse IC, causing damage to the eFuse IC and resulting damage. In this case, a positive spike voltage is generated on the input side and a negative spike voltage is generated on the output side.

When designing boards, design patterns so that the length of the wires on the input-side and output-side of the eFuse IC is as short as possible. Also, the GND wiring area should be as wide as possible to reduce the impedance.  $C_{IN}$  functions to suppress the peak value against the positive spike voltage generated by the inputs. The peak value  $V_{SPIKE}$  of the spike voltage and the capacitance value of the  $C_{IN}$  have the following relationships. It can be understood that the spike voltage can be reduced by increasing the  $C_{IN}$ .

$$V_{SPIKE}(V) = V_{IN} + I_{OUT} \times \sqrt{\frac{L_{IN}}{C_{IN}}}$$

L<sub>IN</sub>: effective inductance component of the input terminal (H), I<sub>OUT</sub>: output current (A)

V<sub>SPIKE</sub>: peak value of spiked voltage generated (V), V<sub>IN</sub>: power supply voltage during normal operation (V)

TCKE712BNL recommends  $1\mu F$  for  $C_{IN}$ , but make sure that  $_{VSPIKE}$  does not exceed the absolute maximum rating on the actual PCB board. It is also recommended to connect a TVS diode (ESD protection diode) to the input terminal and a SBD (Schottky barrier diode) to the output terminal.

By connecting a TVS diode to the input side of eFuse IC, you can protect from ESD. For negative spike voltage generated on the output side, an SBD can be connected to prevent the output potential from dropping more than GND. This protects not only the eFuse IC but also the ICs and devices connected as loads. Connect the SBD with the GND as the anode between the output terminal of the eFuse IC and the GND.



#### 2. Setting the overcurrent protection function

Toshiba eFuse IC has a variable current limit. By selecting the external resistor  $R_{ILIM}$  of the  $I_{OUT\_CL}$  terminal appropriately, the current limit can be set to the optimum value for each application. The  $I_{OUT\_CL}$  calculation formula is shown below. However, the deviation between the theoretical value and the measured value is large when the current is 1A or lower. Be sure to check the resistance value with the actual machine when selecting the resistance value.

IOUT CL (A) = 
$$6200 / RILIM (\Omega)$$

R<sub>ILIM</sub>: ILIM terminal external resistor (Ω)

#### 3. Setting of slew rate control for inrush current reduction

Toshiba eFuse IC has a variable inrush current function. The external capacitor at the dV/dT terminal can be used to appropriately set the rise time (tdv/dT) of the output voltage. The formula for the rise time is as follows:

$$t_{dV/dt}$$
 (s) = 18 × 10<sup>3</sup> ×  $V_{IN}$  ×  $C_{dV/dT}$  + 4 × 10<sup>-4</sup>

V<sub>IN</sub>: input voltage (V), C<sub>dV/dT</sub>: external capacitance of dV/dT terminal (F)

The following chart shows the peripheral circuit diagram of the dV/dT terminal and graphs showing the relation between  $C_{dV/dT}$  and  $t_{dV/dT}$ .





External Circuits around dV/dT Terminal

C<sub>dV/dT</sub>-t<sub>dV/dT</sub> Characteristics



tdV/dT Waveform



#### 4. To change the operating voltage of the overvoltage function

Toshiba eFuse IC has an overvoltage function. By adding an external resistor to the OVP terminal, the operating voltage of the overvoltage function can be changed to an optimum value. An example of the circuit is shown in the figure below.



Connections of OVP terminal (VIN resistive division)

As shown in the drawing, operation is stopped when the input voltage drops by controlling the operation of the OVP terminal with the voltage obtained by dividing the input voltage by an external resistor. The operating voltage of the overvoltage function can be set to the optimum value by properly selecting the external resistance.

The equation for setting VIN(OVP) by controlling the external resistors R1 and R2 of the OVP terminal is as follows.

$$V_{IN(OVP)} = \frac{R1 + R2}{R1} \times V_{OVPR}$$

 $V_{\mbox{\footnotesize{IN}}(\mbox{\footnotesize{OVP}})}$ : Operating voltage for overvoltage protection



#### 5. FLAG function

Toshiba eFuse IC has a flag function. When the overvoltage protection function(OVP), the overcurrent protection function(OCP) and the thermal shutdown(TSD) are activated, the FLAG output circuit changes the FLAG terminal output from "H" to "L".

This is a diagnostic function that outputs the alert to the outside of the IC when a system error has occurred. It is a. The FLAG terminal has an open drain structure, so pull up with an external resistor before use.

Select the pull-up resistor after fully considering the sink current (maximum rating) of the FLAG terminal (reference for pull-up resistor value: 100 k $\Omega$  to 1 M $\Omega$ ). Also, please check with the actual device to determine the value of the pull-up resistor.

#### 6. Precautions regarding protection functions

Toshiba eFuse IC has various protection functions. Be aware that not every function will cause the eFuse IC to cease functioning. When using these products, please read through and understand the concepts described and follow absolute maximum ratings from the information above or from our 'Semiconductor Reliability Handbook'. Please operate these products below absolute maximum ratings in all instances. Furthermore, Toshiba highly recommends inserting failsafe systems into the design.



#### 13. Representative characteristics (Note)

Quiescent current (ON state)  $V_{IN} = 12 \text{ V}, V_{EN} = 3 \text{ V}, R_{ILIM} = 3.6 \text{ k}\Omega$ 



Quiescent current (OFF state)  $V_{IN} = 12 \text{ V}, V_{EN} = 0 \text{ V}, R_{ILIM} = 3.6 \text{ k}\Omega$ 



On resistance





OVP threshold, rising



## Over current limit



ILIM terminal external resistance  $R_{ILIM}$  (k $\Omega$ )

## TOSHIBA

Over current limit Response V<sub>IN</sub> = 12 V, C<sub>OUT</sub> = 1  $\mu$ F, R<sub>ILIM</sub> = 3.6  $k\Omega$ , Ta = 25 °C R<sub>LOAD</sub> = Open to 3.6  $\Omega$ 



FLAG function VIN = 12 V, Cout = 1 µF, RILIM = 3.6 k $\Omega$ , Ta = 25 °C RLOAD = Open to 3.6  $\Omega$ 



Over voltage protection Response  $C_{OUT}$  = 1  $\mu$ F,  $R_{ILIM}$  = 3.6  $k\Omega$ ,  $R_{LOAD}$  = 12  $\Omega$ , Ta = 25 °C  $V_{IN}$  = 12 V to 15 V, R1 = 68  $k\Omega$ , R2 = 750  $k\Omega$ 



Over current limit Response

 $V_{IN}$  = 5 V,  $C_{OUT}$  = 1 μF,  $R_{ILIM}$  = 1.7 kΩ, Ta = 25 °C  $R_{LOAD}$  = Open to 1.0 Ω



FLAG function VIN = 5 V, COUT = 1  $\mu$ F, RILIM = 1.7 k $\Omega$ , Ta = 25 °C RLOAD = Open to 1.0  $\Omega$ 



#### Over voltage protection Response $C_{OUT}$ = 1 $\mu$ F, $R_{ILIM}$ = 1.7 $k\Omega$ , $R_{LOAD}$ = 5 $\Omega$ , Ta = 25 $^{\circ}$ C $V_{IN}$ = 5 V to 9 V, R1 = 180 $k\Omega$ , R2 = 750 $k\Omega$



Note: The above characteristics curves are presented for reference only and not guaranteed by production test, unless otherwise noted.



## 14. Package Dimensions

WSON10 Unit: mm









#### RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY
  CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation,
  equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment,
  equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or
  explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE,
  TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our
  website.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR
  PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2)
  DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR
  INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE,
  ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including
  without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT
  OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

## **Toshiba Electronic Devices & Storage Corporation**

https://toshiba.semicon-storage.com/