Toshiba BiCD Process Integrated Circuit Silicon Monolithic

# TB67S149AFTG

Clock controlled Unipolar stepping motor driver

## 1. Description

The TB67S149AFTG is a Clock controlled PWM chopping type 2 phase unipolar stepping motor driver. Using the BiCD process, the TB67S149AFTG can be operated with VM voltage of 45 V, output voltage of 84 V, and output current of 3.0 A at max (absolute maximum ratings).



#### Weight 0.1 g (typ.)

## 2. Features

- BiCD processed monolithic integrated circuit.
- Capable of operating one unipolar stepping motor.
- PWM controlled constant current drive.
- Full, half(a), half(b), quarter, 1/8, 1/16, and 1/32 step resolution.
- Low on resistance(0.25 Ω(typ.) output MOSFET.
- High voltage and current (For specification, please refer to the absolute maximum ratings and operating ranges).
- Brake mode function
- Standby (low power) mode function
- Error detect feedback signal output function (Over current/Thermal shutdown).
- Error detect function (Thermal shutdown(TSD), Over current(ISD), Low voltage(POR)).
- Built-in VCC regulator for internal circuit use.
- Fixed off time can be adjusted by external components.

Note: Please be careful about the thermal conditions during use.

## 3. Block Diagram



Figure 3.1 Block Diagram

Note: Functional blocks/circuits/constants in the block chart etc. may be omitted or simplified for explanatory purposes.

Note: All the grounding wires of the device must run on the solder mask on the PCB and be externally terminated at only one point. Also, a grounding method should be considered for efficient heat dissipation.

Careful attention should be paid to the layout of the output, VDD(VM) and GND traces, to avoid short circuits across output pins or to the power supply or ground. If such a short circuit occurs, the device may be permanently damaged.

Also, the utmost care should be taken for pattern designing and implementation of the device since it has power supply pins (VM, RSGND, OUT, GND) through which a particularly large current may run. If these pins are wired incorrectly, an operation error may occur or the device may be destroyed. The logic input pins must also be wired correctly. Otherwise, the device may be damaged owing to a current running through the IC that is larger than the specified current.

## 4. Pin Assignments



(Top View)

Figure 4.1 Pin Assignments (top view)

## 5. Pin Description

# 5.1. TB67S149AFTG (WQFN48)

### Table 5.1Pin No.1 to 28

| Pin No. | Pin Name | Function                                  |  |  |
|---------|----------|-------------------------------------------|--|--|
| 1       | NC       | Non connection                            |  |  |
| 2       | NC       | Non connection                            |  |  |
| 3       | CLK      | External Clock input pin                  |  |  |
| 4       | NC       | Non connection                            |  |  |
| 5       | ENABLE   | Motor output ON/OFF pin                   |  |  |
| 6       | CW/CCW   | Clock-wise/Counter Clock-wise setting pin |  |  |
| 7       | BRAKE    | Brake input pin                           |  |  |
| 8       | GND      | Ground pin                                |  |  |
| 9       | NC       | Non connection                            |  |  |
| 10      | NC       | Non connection                            |  |  |
| 11      | NC       | Non connection                            |  |  |
| 12      | NC       | Non connection                            |  |  |
| 13      | OUTA+    | Motor output A+ pin                       |  |  |
| 14      | OUTA+    | Motor output A+ pin                       |  |  |
| 15      | RSGNDA   | Ach current sense ground pin              |  |  |
| 16      | RSGNDA   | Ach current sense ground pin              |  |  |
| 17      | OUTA-    | Motor output A- pin                       |  |  |
| 18      | OUTA-    | Motor output A- pin                       |  |  |
| 19      | OUTB-    | Motor output B- pin                       |  |  |
| 20      | OUTB-    | Motor output B- pin                       |  |  |
| 21      | RSGNDB   | Bch current sense ground pin              |  |  |
| 22      | RSGNDB   | Bch current sense ground pin              |  |  |
| 23      | OUTB+    | Motor output B+ pin                       |  |  |
| 24      | OUTB+    | Motor output B+ pin                       |  |  |
| 25      | NC       | Non connection                            |  |  |
| 26      | VCOM     | Common pin                                |  |  |
| 27      | VCOM     | Common pin                                |  |  |
| 28      | NC       | Non connection                            |  |  |

Table 5.2 Pin No.29 to 48

| Pin No. | Pin Name | Function                                |  |  |
|---------|----------|-----------------------------------------|--|--|
| 29      | GND      | Ground pin                              |  |  |
| 30      | NC       | Non connection                          |  |  |
| 31      | VM       | VM power supply pin                     |  |  |
| 32      | NC       | Non connection                          |  |  |
| 33      | VCC      | Internal VCC regulator monitor pin      |  |  |
| 34      | VCC      | Internal VCC regulator monitor pin      |  |  |
| 35      | VREF     | Constant current threshold set pin      |  |  |
| 36      | NC       | Non connection                          |  |  |
| 37      | OSCM     | Fixed off time set pin                  |  |  |
| 38      | ERR      | Error detect feedback signal output pin |  |  |
| 39      | ALM      | Thermal alarm output pin                |  |  |
| 40      | MO       | Electrical angle monitor pin            |  |  |
| 41      | NC       | Non connection                          |  |  |
| 42      | NC       | Non connection                          |  |  |
| 43      | NC       | Non connection                          |  |  |
| 44      | NC       | Non connection                          |  |  |
| 45      | DMODE0   | Step setting pin 0                      |  |  |
| 46      | DMODE1   | Step setting pin 1                      |  |  |
| 47      | DMODE2   | Step setting pin 2                      |  |  |
| 48      | RESET    | Electrical angle reset pin              |  |  |

Note: Please do not run patterns under NC pins.

Note: Please connect the pins with the same pin name, while using the device.

## 5.2. INPUT/OUTPUT Equivalent circuit

| Pin name                                                                | Input / Output                                                                                                                                                                     | Equivalent circuit                       |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| DMODE0<br>DMODE1<br>DMODE2<br>CW/CCW<br>CLK<br>RESET<br>ENABLE<br>BRAKE | Logic input (VIH/VIL)<br>VIH: 2.0 V(min) to 5.5 V(max)<br>VIL : 0 V(min) to 0.8 V(max)                                                                                             | Logic<br>Input<br>Pin<br>GND<br>GND      |
| ERR<br>ALM<br>MO                                                        | Logic output (VOH/VOL)<br>(Pullup resistance :10 k to 100 kΩ)                                                                                                                      | Logic<br>Output<br>Pin<br>GND            |
| VCC<br>VREF                                                             | VCC voltage range<br>4.75 V(min) to 5.0 V(typ.) to 5.25 V(max)<br>VREF input voltage range<br>0 V to 4.0 V (Constant current control)<br>VCC short(Constant current control : off) | VCC<br>VREF<br>GND<br>M                  |
| OSCM                                                                    | OSCM frequency setup<br>0.82 MHz(min) to 3.2 MHz(typ.) to 8.2<br>MHz(max)<br>(ROSCM=3.9 kΩ to 10 kΩ to 39 kΩ)                                                                      |                                          |
| OUT A+<br>OUT A-<br>OUT B+<br>OUT B-<br>RSGNDA<br>RSGNDB<br>VCOM        | VM voltage range<br>10 V(min) to 40 V(max)<br>Motor output pin voltage range<br>10 V(min) to 80 V(max)                                                                             | Motor VCOM Motor<br>Output<br>(+)Pin<br> |

## Table 5.3 INPUT/OUTPUT Equivalent circuit

Note: The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

## 6. Functional Description

### 6.1. CLK function

The CLK pin controls the rotation speed of the motor. Each CLK signal will shift the motor's electrical angle per step, due to each up-edge of the CLK signal.

| CLK             | Function                                                               |
|-----------------|------------------------------------------------------------------------|
| ↑ (Low to High) | Shifts the electrical angle per step.                                  |
| ↓ (High to Low) | <ul> <li>– (State of the electrical angle does not change.)</li> </ul> |

Table 6.1CLK function

### 6.2. ENABLE function

The ENABLE pin controls the ON and OFF of the corresponding output stage. For accurate operation, please set the ENABLE pin to 'Low' during VM power-on and power-off sequence.

Table 6.2 ENABLE function

| ENABLE | Function                                  |
|--------|-------------------------------------------|
| High   | Output stage='ON' (Normal operation mode) |
| Low    | Output stage='OFF' (High impedance mode)  |

### 6.3. CW/CCW function

The CW/CCW pin controls the rotation direction of the motor.

| Table 6.3 C | CW/CCW | function |
|-------------|--------|----------|
|-------------|--------|----------|

| CW/CCW | Function                 |
|--------|--------------------------|
| High   | Clock-wise (CW)          |
| Low    | Counter Clock-wise (CCW) |

When set to 'CW', the Ach current phase leads the Bch current phase by 90 °. When set to 'CCW', the Bch current phase leads the Ach current phase by 90 °.

## 6.4. RESET function

The RESET pin controls the resetting of the internal electrical angle. (For accurate operation, recommend to set the RESET pin to 'High' during VM power-on. Switch the RESET to 'Low', once the VM voltage has reached the operating range.)

| Table 6.4 | <b>RESET</b> function |
|-----------|-----------------------|
|-----------|-----------------------|

| RESET | Function                                           |  |
|-------|----------------------------------------------------|--|
| High  | Sets the electrical angle to the initial position. |  |
| Low   | Normal operation                                   |  |

The current setting for each channel (while RESET is applied) is shown in the table below. MO pin level will show 'Low' level at this time.

| Step resolution setting | Ach current | Bch current | Electrical angle |
|-------------------------|-------------|-------------|------------------|
| Full step               | 100 %       | 100 %       | 45 °             |
| Half step (a)           | 100 %       | 100 %       | 45 °             |
| Quarter step            | 71 %        | 71 %        | 45 °             |
| Half step (b)           | 71 %        | 71 %        | 45 °             |
| 1/8 step                | 71 %        | 71 %        | 45 °             |
| 1/16 step               | 71 %        | 71 %        | 45 °             |
| 1/32 step               | 71 %        | 71 %        | 45 °             |

## 6.5. DMODE (Step resolution setting) function

The DMODE pins control the Standby mode and the step resolution setting.

| DMODE0 | DMODE1 | DMODE2 | Function                                                                                                                                               |
|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low    | Low    | Low    | Standby mode (The internal oscillator is disabled and the output stage is set to<br>'OFF' status. The internal status is Full step, Torque100% (Note)) |
| Low    | Low    | High   | Full step                                                                                                                                              |
| Low    | High   | Low    | Half step(a)                                                                                                                                           |
| Low    | High   | High   | Quarter step                                                                                                                                           |
| High   | Low    | Low    | Half step(b)                                                                                                                                           |
| High   | Low    | High   | 1/8 step                                                                                                                                               |
| High   | High   | Low    | 1/16 step                                                                                                                                              |
| High   | High   | High   | 1/32 step                                                                                                                                              |

Table 6.5 DMODE function

Note: [Full step, Torque 100 %] written above shows the initial status of the logic. During Standby mode, the internal oscillator and output stage is set to OFF, therefore does not mean that the device will operate at [Full step, Torque 100 %].

### 6.6. Standby mode function

Setting all of the DMODE pins(DMODE0,DMODE1,DMODE2) to Low will set the device to Standby mode. During Standby mode, the internal bias current is cut so that the device be set to low power mode. Also, setting the device to Standby mode will release the error detection such as TSD and ISD.

#### Table 6.6 Standby mode function

| Standby mode                      | Function                             |  |
|-----------------------------------|--------------------------------------|--|
| ON (DMODE0,1,2=L,L,L)             | Standby mode : ON (Low power mode)   |  |
| OFF (other than DMODE0,1,2=L,L,L) | Standby mode: OFF (Normal operation) |  |

After the device detects an error such as TSD or ISD, setting the device to Standby mode to OFF and then ON again

will release the error detect latch signal. (Reasserting the VM power will also release the error detect latch signal.)

Note: After setting the Standby mode: OFF, the internal circuit will restart from low power mode. During the startup period (10µs after setting the Standby mode : OFF), please do not send any control signals. (If the signal is sent to the device during the startup period, the device may not be able to accept the signal correctly.)

## 6.7. Step resolution and current ratio

| <u>Chana stanistica</u> |      |          |          | Step resoluti | on  |      |      | Char | Step Typ. |      |   |     |    |   |     |     |   |
|-------------------------|------|----------|----------|---------------|-----|------|------|------|-----------|------|---|-----|----|---|-----|-----|---|
| Characteristics         | Full | Half (a) | Half (b) | Quarter       | 1/8 | 1/16 | 1/32 | Step | тур.      | Unit |   |     |    |   |     |     |   |
| _                       | 0    | 0        | 0        | 0             | 0   | 0    | 0    | 0    | 0         | 0    | 0 | 0   | 0  | 0 | θ32 | 100 |   |
|                         |      |          |          |               |     | -    | 0    | θ31  | 100       | )0   |   |     |    |   |     |     |   |
|                         |      |          |          |               | -   | 0    | 0    | θ30  | 100       |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ29  | 99        |      |   |     |    |   |     |     |   |
|                         |      |          |          | -             | 0   | 0    | 0    | θ28  | 98        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ27  | 97        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               | -   | 0    | 0    | θ26  | 96        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ25  | 94        |      |   |     |    |   |     |     |   |
|                         |      | -        | -        | (Note2)       | 0   | 0    | 0    | θ24  | 92        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ23  | 90        |      |   |     |    |   |     |     |   |
|                         |      |          |          | -             | -   | 0    | 0    | θ22  | 88        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ21  | 86        | -    |   |     |    |   |     |     |   |
|                         |      |          |          |               | 0   | 0    | 0    | θ20  | 83        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               | -   | -    | 0    | θ19  | 80        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | 0    | 0    | θ18  | 77        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ17  | 74        |      |   |     |    |   |     |     |   |
| Current<br>Ratio        |      | (Note1)  | 0        | 0             | 0   | 0    | 0    | θ16  | 71        | %    |   |     |    |   |     |     |   |
| Nalio                   | -    | -        |          |               |     |      |      |      |           | -    | 0 | θ15 | 67 |   |     |     |   |
|                         |      |          |          |               | -   | 0    | 0    | θ14  | 63        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ13  | 60        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               | 0   | 0    | 0    | θ12  | 56        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ11  | 52        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               | -   | 0    | 0    | θ10  | 47        | 1    |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ9   | 43        |      |   |     |    |   |     |     |   |
|                         |      | -        | -        | 0             | 0   | 0    | 0    | θ8   | 38        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ7   | 34        |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     |      |      |      | -         | 0    | 0 | θ6  | 29 |   |     |     |   |
|                         |      |          |          |               |     |      |      |      |           |      |   |     |    |   |     |     | - |
|                         |      |          | -        | 0             | 0   | 0    | θ4   | 20   |           |      |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | -    | 0    | θ3   | 15        | 1    |   |     |    |   |     |     |   |
|                         |      |          |          |               |     | 0    | 0    | θ2   | 10        | 1    |   |     |    |   |     |     |   |
|                         |      |          |          |               |     |      |      |      |           | -    | 0 | θ1  | 5  | 1 |     |     |   |
|                         |      | 0        | 0        | 0             | 0   | 0    | 0    | θ0   | 0         | 1    |   |     |    |   |     |     |   |

 Table 6.7
 Step resolution and current ratio

Note1: At Half (a) setting, the current ratio will be 100 %. Note2: At Quarter setting, the current ratio will be 100 %.

## 6.8. BRAKE mode function





Note: Equivalent circuit(s) may be omitted for explanatory purpose.

#### Table 6.8 BRAKE mode

| BRAKE | Function                           |
|-------|------------------------------------|
| Н     | Brake mode: ON                     |
| L     | Brake mode: OFF (Normal operation) |

(During Constant current control; VREF≤4.0V)

| Internal phase status when BRAKE is set to 'High' | lout   |
|---------------------------------------------------|--------|
| lout=+100 % to 0 %                                | +100 % |
| lout=-100 % to 0 %                                | -100 % |

Note: If CLK is sent to the device while BRAKE is set to 'High', the internal electrical angle (current ratio) status will be shifted as normal.

The current ratio will be set to 100 % while BRAKE is set to 'High'.

The current is mentioned as +(plus) when OUT+ is turned on at Charge status, and –(minus) when OUT- is turned on.

#### (During Constant current control "off"; VREF-VCC direct connected)

When BRAKE is set to 'High'; All four output MOSFETs(OUTA+,A-,B+,B-) will turn on.

## 6.9. Monitor pin functions (MO feedback)

| MO          | Function                         |
|-------------|----------------------------------|
| Hi-Z (Note) | - (Other than the initial angle) |
| Low         | Initial electrical angle         |

#### Table 6.9 Monitor pin functions

Note: The MO pin is an open drain logic output. To use the function correctly, please make sure the MO pin is connected to 3.3 V or 5.0 V with a pull-up resistance. If the internal electrical angle is at the initial angle, the pin level will be Low (internal MOSFET: ON). If the internal electrical angle is not at the initial angle, the pin level will be Hi-Z (internal MOSFET:OFF) (it will show High level when pulled up correctly). Please refer to the 'RESET function' for the initial angle.

MO pin should be left open; when not using the MO feedback function.



Figure 6.2 Monitor pin equivalent circuit

Note: Equivalent circuit(s) may be omitted for explanatory purpose.

## 6.10. ERR pin functions (ERR feedback)

| ERR         | Function                    |
|-------------|-----------------------------|
| Hi-Z (Note) | Normal operation            |
| Low         | Error detected (TSD or ISD) |

#### Table 6.10 ERR pin functions

Note: The ERR pin is an open drain logic output. To use the function correctly, please make sure the ERR pin is connected to 3.3 V or 5.0 V with a pull-up resistance. During normal operation, the pin level will be Hi-Z (internal MOSFET:OFF) (it will show High level when pulled up), and once an error (TSD or ISD) has been detected, the pin level will be Low (internal MOSFET: ON).

Reasserting the VM power supply or using the STBY function, the ERR pin will return to the initial status (internal MOSFET: OFF).

ERR pin should be left open; when not using the ERR feedback function.



Figure 6.3 ERR pin equivalent circuit

Note: Equivalent circuit(s) may be omitted for explanatory purpose.

## 6.11. ALM pin functions (Thermal ALM feedback)

Table 6.11 ALM pin functions

| ALM         | Function               |
|-------------|------------------------|
| Hi-Z (Note) | Normal operation       |
| Low         | Thermal Alarm detected |

Note: The ALM pin is an open drain logic output. To use the function correctly, please make sure the ALM pin is connected to 3.3 V or 5.0 V with a pull-up resistance. During normal operation, the pin level will be Hi-Z (internal MOSFET:OFF) (it will show High level when pulled up), and once the device detects a temperature rise, the pin level will be Low (internal MOSFET: ON).

The ALM is an auto recovery type output. Once the device reaches the ALM detect threshold(120  $^{\circ}C\pm15 ^{\circ}C$ ), the pin level will show Low (internal MOSFET:ON), and after the device reaches the ALM release threshold ('detect threshold'-30  $^{\circ}C$ ), the pin level will show Hi-Z (internal MOSFET:OFF) (it will show High level when pulled up)

ALM pin should be left open; when not using the thermal ALM feedback function.



Figure 6.4 ALM pin setting



Figure 6.5 ALM pin equivalent circuit

Note: Timing charts may be simplified for explanatory purpose. Note: Equivalent circuit(s) may be omitted for explanatory purpose.

## 6.12. TB67S149AFTG setup

### 6.12.1. Constant-current threshold setting

The constant-current threshold can be set by VREF voltage.

lout(max)=VREF × 3/4

Example: Current setting 100 %, VREF=2.0 V: The constant current threshold(peak current) will be as shown below.

lout = 2.0×3/4=1.5 A

To set the constant-current function 'off', connect the VCC and VREF pin directly (do not use any external power supply).

#### 6.12.2. Fixed off time setting

To set the fixed off time for constant-current PWM control, please connect a pull-down resistance to the OSCM pin.

The relation between the pull-down resistance(ROSCM) and fixed off time is as shown below.

(For reference)

|                              | J                     |
|------------------------------|-----------------------|
| Pull-down resistance (ROSCM) | Fixed off time (toff) |
| 3.9 kΩ                       | 4.1 µs                |
| 4.7 kΩ                       | 4.9 µs                |
| 5.6 kΩ                       | 5.8 µs                |
| 6.8 kΩ                       | 7.0 µs                |
| 8.2 kΩ                       | 8.3 µs                |
| 10 kΩ                        | 10 µs                 |
| 15 kΩ                        | 15 µs                 |
| 18 kΩ                        | 18 µs                 |
| 22 kΩ                        | 21 µs                 |
| 27 kΩ                        | 26 µs                 |
| 39 kΩ                        | 37 µs                 |
| 27 kΩ                        | 26 µs                 |

 Table 6.12
 Fixed off time setting

Note: The value shown in the table above does not include any dispersion of the device / external components.

## 7. Absolute Maximum Ratings

| c                    | Symbol                          | Rating     | Unit |    |
|----------------------|---------------------------------|------------|------|----|
| Ма                   | Motor power supply              |            |      | V  |
| VM-VC0               | DM voltage differential         | VDIFF(max) | 45   | V  |
| Мо                   | tor output voltage              | VOUT(max)  | 84   | V  |
| Motor outp           | out current (per channel)       | IOUT(max)  | 3.0  | А  |
| Interna              | VCC(max)                        | 6.0        | V    |    |
|                      | VIN(H)(max)                     | 6.0        | V    |    |
| LO                   | Logic input voltage             |            |      | V  |
| VF                   | EF input voltage                | VREF(max)  | 6.0  | V  |
| Open drain out       | put pin (ERR,ALM,MO) voltage    | VOD(max)   | 6.0  | V  |
| Open drain output    | pin (ERR,ALM,MO) inflow current | IOD(max)   | 20   | mA |
| Devues die ein etien | Device alone(Note1)             | DD         | 1.3  | W  |
| Power dissipation    | When mounted on a PCB(Note2)    | – PD       | 5    | W  |
| Оре                  | Topr                            | -20 to 85  | °C   |    |
| Sto                  | Tstr                            | -55 to 150 | °C   |    |
| Jun                  | Tj(max)                         | 150        | °C   |    |

### Table 7.1 Absolute Maximum Ratings(Ta=25 °C )

Note 1: Device alone. (Ta =25 °C)

If the ambient temperature is above 25 °C, the power dissipation must be de-rated by 10.4 mW/°C. Note 2: When mounted on a specially designed PCB (4-layer, Ta =25 °C)

If the ambient temperature is above 25 °C, the power dissipation must be de-rated by 40 mW/°C.

### Caution) Absolute maximum ratings

The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.

Exceeding the rating(s) may cause device breakdown, damage or deterioration, and may result in injury by explosion or combustion.

The value of even one parameter of the absolute maximum ratings should not be exceeded under any circumstances. The device does not have overvoltage detection circuit. Therefore, the device is damaged if a voltage exceeding its rated maximum is applied.

All voltage ratings, including supply voltages, must always be followed. The other notes and considerations described later should also be referred to.

## (For reference) PD-Ta graph



- (1) ... Device alone
- (2) ... When mounted to a 4 layer glass epoxy board (power dissipation example of Rth(j-a)=25°C/W (when mounted); dependent on board and mount condition.)

Figure7 (For reference) PD-Ta graph

## 8. Operating Ranges

| Characteristics                     | Symbol       | Test condition         | Min  | Тур. | Max  | Unit |
|-------------------------------------|--------------|------------------------|------|------|------|------|
| Motor power supply                  | VM           | -                      | 10   | -    | 40   | V    |
| Motor output voltage                | VOUT         | -                      | 10   | -    | 80   | V    |
| Motor output current (per channel)  | IOUT         | Ta=25 °C               | -    | 1.5  | 3.0  | А    |
| Internal logic power supply         | VCC          | -                      | 4.75 | 5.0  | 5.25 | V    |
|                                     | VIN(H)       | Logic input high level | 2.0  | -    | 5.5  | V    |
| Logic input voltage                 | VIN(L)       | Logic input low level  | 0    | -    | 0.8  | V    |
| VREF input voltage range            | VREF(range)  | -                      | GND  | -    | 5.5  | V    |
| Open drain pin voltage range        | VOD(range)   | ERR,ALM,MO pin         | 3.0  | -    | 5.5  | V    |
| Open drain pin inflow current range | IOD(range)   | ERR,ALM,MO pin         | -    | -    | 10   | mA   |
| Internal oscillator frequency range | fOSCM(range) | -                      | 820  | 3200 | 8200 | kHz  |
| Fixed off time range                | tOFF(range)  | -                      | 5    | 10   | 40   | μs   |

## Table 8.1 Operating Ranges

Note: The maximum current that can actually be used may be limited by the operating environment (operating conditions such as excitation mode and operating time, ambient temperature conditions, and heat generation conditions such as board conditions). Please confirm the maximum current value that can actually be used after thermal calculation under the operating environment.

## 9. Electrical Characteristics

## 9.1. Electrical Characteristics 1 (Ta = 25 °C, VM = 24 V, unless otherwise specified)

| Characteristics                       |       | Symbol             | Test condition                                                                                      | Min | Тур. | Мах  | Unit |
|---------------------------------------|-------|--------------------|-----------------------------------------------------------------------------------------------------|-----|------|------|------|
|                                       |       | VIH                | Logic input pin High level (Note)                                                                   |     | -    | 5.5  | V    |
| Logic input voltage                   |       | VIL                | Logic input pin Low level (Note)                                                                    | GND | -    | 0.8  | V    |
| Logic input<br>hysteresis voltage     |       | VIN(HYS)           | Logic input pin (Note)                                                                              | 100 | -    | 300  | mV   |
| Logio input ourrent                   | High  | llN(H)             | Logic input voltage High level (VIN=VIH)                                                            | -   | 33   | 55   | μA   |
| Logic input current                   | Low   | lin(L)             | Logic input voltage Low level (VIN=VIL)                                                             | -   | -    | 1    | μA   |
|                                       |       | IM1                | Output pins=open, Standby mode                                                                      | -   | -    | 1.0  | mA   |
| Power consumption                     |       | IM2                | IM2 Output pins=open, Normal operation,<br>Motor output section operation (Full step<br>resolution) |     | 3.0  | 5.0  | mA   |
| Open drain output<br>pin voltage      |       | VOD(L)             | IOD=10 mA                                                                                           |     | -    | 0.5  | V    |
| Motor current<br>channel differential |       | ⊿IOUT1             | Current differential between channels (IOUT=1.0 A)                                                  | -5  | 0    | +5   | %    |
| Motor current setting accuracy        |       | ⊿IOUT2             | IOUT=1.0 A                                                                                          | -6  | 0    | +6   | %    |
| Source-drain diode<br>forward voltage |       | I VEN I IOUT=2.0 A |                                                                                                     | 1.0 | -    | 1.6  | V    |
| Motor output off leak lle             |       | lleak              | VOUT=80 V, Output MOSFET:OFF                                                                        | -   | -    | 1    | μA   |
| Motor output ON-resis<br>(Low side)   | tance | RON(D-S)           | IOUT=2.0 A                                                                                          | -   | 0.25 | 0.35 | Ω    |

### Table 9.1 Electrical Characteristics 1

Note: VIN (H) is defined as the VIN voltage that causes the outputs (OUTA, OUTB) to change when a pin under test is gradually raised from 0 V. VIN (L) is defined as the VIN voltage that causes the outputs (OUTA, OUTB) to change when the pin is then gradually lowered. The difference between VIN (L) and VIN (H) is defined as VIN(HYS).

## 9.2. Electrical Specifications 2 (Ta =25 °C, VM = 24 V, unless otherwise specified)

| Characteristics                               | Symbol | Test condition    | Min  | Тур. | Мах  | Unit |
|-----------------------------------------------|--------|-------------------|------|------|------|------|
| VCC regulator voltage                         | VCC    | ICC=5.0 mA        | 4.75 | 5    | 5.25 | V    |
| VCC regulator current                         | ICC    | 4.75 V≤VCC≤5.25 V | -    | 2.5  | 5.0  | mA   |
| VREF input current                            | IREF   | VREF=2.0 V        | -    | 0    | 1.0  | μA   |
| Thermal shutdown(TSD) threshold (Note1)       | TjTSD  | -                 | 140  | 155  | 170  | °C   |
| VCC recovery voltage                          | VCCR   | -                 | 3.5  | 4.0  | 4.5  | V    |
| VM recovery voltage                           | VMR    | -                 | 7.0  | 8.0  | 9.0  | V    |
| Over-current detection(ISD) threshold (Note2) | ISD    | -                 | 3.1  | 4.0  | 5.0  | А    |

| Table 9.2 | Electrical | <b>Characteristics 2</b> |
|-----------|------------|--------------------------|
|           |            |                          |

#### Note1: About Thermal shutdown (TSD)

When the junction temperature of the device reached the TSD threshold, the TSD circuit is triggered; the internal reset circuit then turns off the output stage. Noise rejection blanking time is built-in to avoid misdetection.

Once the TSD circuit is triggered; the detect latch signal can be cleared by reasserting the VM power source, or setting the device to standby mode. The TSD circuit is a backup function to detect a thermal error, therefore is not recommended to be used aggressively.

#### Note2: About Over-current detection (ISD)

When the output current reaches the threshold, the ISD circuit is triggered; the internal reset circuit then turns off the output stage. Once the ISD circuit is triggered, the detect latch signal can be cleared by reasserting the VM power source, or setting the device to standby mode. For fail-safe, please insert a fuse to avoid secondary trouble.

#### Back-EMF

While a motor is rotating, there is a timing at which power is fed back to the power supply. At that timing, the motor current recirculates back to the power supply due to the effect of the motor back-EMF. If the power supply does not have enough sink capability, the power supply and output pins of the device might rise above the rated voltages. The magnitude of the motor back-EMF varies with usage conditions and motor characteristics. It must be fully verified that there is no risk that the device or other components will be damaged or fail due to the motor back-EMF.

### Cautions on Over-current Detection (ISD) and Thermal Shutdown (TSD)

The ISD and TSD circuits are only intended to provide temporary protection against irregular conditions such as an output short-circuit; they do not necessarily guarantee the complete IC safety.

If the device is used beyond the specified operating ranges, these circuits may not operate properly: then the device may be damaged due to an output short-circuit.

The ISD circuit is only intended to provide a temporary protection against an output short-circuit. If such condition persists for a long time, the device may be damaged due to overstress. Over-current conditions must be removed immediately by external hardware.

### **IC Mounting**

Do not insert devices incorrectly or in the wrong orientation. Otherwise, it may cause breakdown, damage and/or deterioration of the device.

## 9.3. AC Electrical Specification (Ta =25 °C, VM = 24 V, unless otherwise specified)

| Characteristics                                          | Symbol     | Test condition      | Min  | Тур. | Max  | Unit |
|----------------------------------------------------------|------------|---------------------|------|------|------|------|
| CLK input frequency                                      | fCLK       | fOSCM=3200 kHz      | -    | -    | 100  | kHz  |
| Minimum CLK pulse width                                  | tCLK(twp)  | -                   | 50   | -    | -    | ns   |
|                                                          | tCLK(twn)  | -                   | 50   | -    | -    | ns   |
| Output MOSFET switching specific (rise time, fall time)  | tr         | -                   | 50   | 100  | 150  | ns   |
|                                                          | tf         | -                   | 50   | 100  | 150  | ns   |
| Output MOSFET switching specific (CLK-OUT response time) | tpLH(CLK)  | CLK→OUT             | 200  | 700  | 1200 | ns   |
|                                                          | tpHL(CLK)  | CLK→OUT             | 200  | 700  | 1200 | ns   |
| Analog noise blanking time                               | AtBLK      | Analog tblank       | 250  | 400  | 550  | ns   |
| OSCM frequency                                           | fOSCM      | ROSCM=10 kΩ         | 2720 | 3200 | 3680 | kHz  |
| OSCS frequency                                           | fOSCS      | -                   | 5120 | 6400 | 7680 | kHz  |
| Fixed off time                                           | tOFF       | fOSCM=3.2 MHz       | 8.5  | 10   | 11.5 | μs   |
| Over current (ISD) detect<br>masking time                | tISD(mask) | fOSCS=6.4 MHz,8clk  | 1.0  | 1.25 | 1.5  | μs   |
| Thermal shutdown (TSD) detect masking time               | tTSD(mask) | fOSCS=6.4 MHz,32clk | 4.0  | 5.0  | 6.0  | μs   |
| Thermal Alarm(ALM) detect masking time                   | tALM(mask) | fOSCS=6.4 MHz,16clk | 2.0  | 2.5  | 3.0  | μs   |

 Table 9.3
 AC Electrical Characteristics

## AC specification timing chart



Figure 9.1 AC Timing chart

Note: Timing charts may be simplified for explanatory purpose.

## **10. Application Circuit Example**



Figure 10.1 Application Circuit Example

Note: Please mount the four corner pins of the QFN package and the exposed pad to the GND area of the PCB.

Note: The application circuit above is an example; therefore, mass-production design is not guaranteed.

### **Notes on Contents**

#### **Block Diagrams**

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### **Equivalent Circuits**

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### **Timing Charts**

Timing charts may be simplified for explanatory purposes.

#### **Application Circuits**

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass-production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### **Test Circuits**

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

## 11. IC Usage Considerations

## 11.1. Notes on Handling of ICs

- (1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause device breakdown, damage or deterioration, and may result in injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in the case of over-current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead to smoke or ignition. To minimize the effects of the flow of a large current in the case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition. Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (4) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly.
  Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause device breakdown, damage or deterioration, and may result in injury by explosion or combustion.
  In addition, do not use any device inserted in the wrong orientation or incorrectly to which current is applied even just once.
- (5) Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator. If there is a large amount of leakage current such as from input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, over-current or IC failure may cause smoke or ignition. (The over-current may cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection-type IC that inputs output DC voltage to a speaker directly.

## 11.2. Points to Remember on Handling of ICs

#### **Over-current detection Circuit**

Over-current detection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the over-current detection circuits operate against the over-current, clear the over-current status immediately.Depending on the method of use and usage conditions, exceeding absolute maximum ratings may cause the over-current detection circuit to operate improperly or IC breakdown may occur before operation. In addition, depending on the method of use and usage conditions, if over-current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

#### **Thermal Shutdown Circuit**

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over-temperature, clear the heat generation status immediately. Depending on the method of use and usage conditions, exceeding absolute maximum ratings may cause the thermal shutdown circuit to operate improperly or IC breakdown to occur before operation.

#### Heat Radiation Design

When using an IC with large current flow such as power amp, regulator or driver, design the device so that heat is appropriately radiated, in order not to exceed the specified junction temperature (TJ) at any time or under any condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, when designing the device, take into consideration the effect of IC heat radiation with peripheral components.

#### Back-EMF

When a motor reverses the rotation direction, stops or slows abruptly, current flows back to the motor's power supply owing to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond the absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

## 12. Package Information

# 12.1. Package Dimensions (Unit:mm) : P-WQFN48-0707-0.50-003



## **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including
  without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT
  OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# **Toshiba Electronic Devices & Storage Corporation**

https://toshiba.semicon-storage.com/