## 32-bit RISC Microcontroller

# **TXZ+** Family

## Reference Manual Synchronous Serial Interface (TSSI-A)

**Revision 1.0** 

## 2020-11

## **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

## Contents

| Preface                                                         | 5  |
|-----------------------------------------------------------------|----|
| Related Document                                                | 5  |
| Conventions                                                     | 6  |
| Terms and Abbreviation                                          | 8  |
| 1. Outline                                                      | 9  |
| 2. Constitution                                                 |    |
| 3. Operation Description                                        |    |
| 3.1. Clock Supply                                               | 12 |
| 3.2. Data frame format                                          | 13 |
| 3.3. Transfer clock                                             | 14 |
| 3.4. Communication mode                                         | 15 |
| 3.5. FIFO configuration                                         | 17 |
| 3.5.1. FIFO operation                                           | 17 |
| 3.6. Communication operation                                    |    |
| 3.6.1. Transmit                                                 | 19 |
| 3.6.2. Receive                                                  | 20 |
| 3.6.3. Transmit and receive (full duplex communication)         | 21 |
| 3.6.4. Receive data comparison                                  | 23 |
| 3.6.5. Suspending and resuming communication                    | 24 |
| 3.7. Transfer waveform                                          |    |
| 3.8. Interrupt request                                          |    |
| 3.8.1. Receive interrupt                                        |    |
| 3.8.2. Transmit interrupt                                       |    |
| 3.8.3. Error interrupt                                          |    |
| 3.9. DMA request                                                |    |
| 3.10. Software reset                                            |    |
| 4. Register description                                         |    |
| 4.1. Register list                                              |    |
| 4.2. Register details                                           |    |
| 4.2.1. [TSSIxCR0] (TSSI Control Register 0)                     |    |
| 4.2.2. [TSSIxCR1] (TSSI Control Register 1)                     |    |
| 4.2.3. [TSSIxCPR] (TSSI Clock Division Register)                |    |
| 4.2.4. [TSSIxRCMR] (TSSI Receive Clock / Mode Control Register) |    |
| 4.2.5. [TSSIxRFMR] (TSSI Receive Data Frame Control Register)   | 40 |
| 4.2.6. [TSSIxRCR] (TSSI Receive Data Comparison Register)       | 41 |
| 4.2.7. [TSSIxRDMACR] (TSSI Receive DMA Control Register)        | 41 |
| 4.2.8. [TSSIxRSR] (TSSI Receive Status Register)                | 42 |
| 4.2.9. [TSSIxRIER] (TSSI Receive Interrupt Enable Register)     | 43 |

## TOSHIBA

|    | 4.2.10. [TSSIxRFTLR] (TSSI Receive FIFO Threshold Register)                    | 44 |
|----|--------------------------------------------------------------------------------|----|
|    | 4.2.11. [TSSIxRFLR] (TSSI Receive FIFO Entry Register)                         | 44 |
|    | 4.2.12. [TSSIxRDR0] (TSSI Receive Data Register 0)                             | 44 |
|    | 4.2.13. [TSSIxTCMR] (TSSI Transmit Clock / Mode Control Register)              | 45 |
|    | 4.2.14. [TSSIxTFMR] (TSSI Transmit Data Frame Control Register)                | 46 |
|    | 4.2.15. [TSSIxTDMACR] (TSSI Transmit DMA Control Register)                     | 46 |
|    | 4.2.16. [TSSIxTSR] (TSSI Transmit Status Register)                             | 47 |
|    | 4.2.17. [TSSIxTIER] (TSSI Transmit Interrupt Enable Register)                  | 48 |
|    | 4.2.18. [TSSIxTFTLR] (TSSI Transmit FIFO Threshold Register)                   | 48 |
|    | 4.2.19. [TSSIxTFLR] (TSSI Transmit FIFO Entry Register)                        | 48 |
|    | 4.2.20. [TSSIxTDR0] (TSSI Transmit Data Register 0)                            | 49 |
| 5. | Example of usages                                                              | 50 |
|    | 5.1. Master transmit                                                           | 50 |
|    | 5.2. Master receive                                                            | 52 |
|    | 5.3. Master transmit and receive                                               | 53 |
|    | 5.4. Slave transmit                                                            | 55 |
|    | 5.5. Slave receive                                                             | 56 |
|    | 5.6. Slave transmit and receive                                                | 57 |
|    | 5.7. Transfer procedure by using DMAC                                          | 58 |
|    | 5.8. Receive data comparison function in slave receive or transmit and receive | 59 |
| 6. | Precautions and requests for use                                               | 60 |
| 7. | Revision History                                                               | 61 |
| R  | ESTRICTIONS ON PRODUCT USE                                                     | 62 |
|    |                                                                                |    |

## List of Figures

| Figure 2.1  | TSSI block diagram                                                      | 10 |
|-------------|-------------------------------------------------------------------------|----|
| Figure 3.1  | Transfer clock                                                          | 14 |
| Figure 3.2  | FIFO operation                                                          | 17 |
| Figure 3.3  | Operation example of transmit mode                                      | 19 |
| Figure 3.4  | Operation example of receive mode                                       | 20 |
| Figure 3.5  | Operation example of full duplex communication                          |    |
| Figure 3.6  | Transmit and receive waveform of using receive data comparison function |    |
| Figure 3.7  | Single transfer waveform of master transfer                             |    |
| Figure 3.8  | Single transfer waveform of slave transfer                              |    |
| Figure 3.9  | Continuous transfer waveform of master transfer                         |    |
| Figure 3.10 | Continuous transfer waveform of slave transfer                          |    |
| Figure 3.11 | Transfer waveform of using receive data comparison function (Match)     | 30 |
| Figure 3.12 | Transfer waveform of using receive data comparison function(Mismatch)   | 30 |
| Figure 5.1  | Connection example of transmit, receive                                 | 50 |
| Figure 5.2  | Connection example of transmit and receive                              | 50 |

## List of Tables

| List of Signals                                       |                                     |
|-------------------------------------------------------|-------------------------------------|
| Operation mode settings and combinations of pins used | 16                                  |
| Communication start condition                         |                                     |
| Communication completion condition                    |                                     |
| Interrupt outputs and interrupt factors               |                                     |
|                                                       |                                     |
| Software reset and initialization register            |                                     |
| Setup procedure for master transmit                   | 50                                  |
| Setup procedure for master receive                    |                                     |
|                                                       |                                     |
| Setup procedure for slave transmit                    |                                     |
| Setup procedure for slave receive                     |                                     |
| Setup procedure for slave transmit and receive        | 57                                  |
| Revision History                                      | 61                                  |
|                                                       | Setup procedure for master transmit |



### Preface

#### **Related Document**

| Document Name |
|---------------|
|               |

Clock Control and Operation Mode

Exception

Input/Output Ports

Product Information

#### Conventions

- Numeric formats follow the rules as shown below:
  - Hexadecimal: 0xABC

TOSHIBA

Decimal: 123 or 0d123 – Only when it needs to be explicitly shown that they are decimal numbers. Binary: 0b111 – It is possible to omit the "0b" when the number of bit can be distinctly understood from a sentence.

- "\_N" is added to the end of signal names to indicate low active signals.
- It is called "assert" that a signal moves to its active level, "deassert" to its inactive level.
- When two or more signal names are referred, they are described like as [m: n]. Example: S[3: 0] shows four signal names S3, S2, S1 and S0 together.
- The characters surrounded by [] defines the register. Example: [ABCD]
- "n" substitutes suffix number of two or more same kind of registers, fields, and bit names. Example: [XYZ1], [XYZ2], [XYZ3] → [XYZn]
- "x" substitutes suffix number or character of units and channels in the Register List.
- In case of unit, "x" means A, B, and C... Example: *[ADACR0], [ADBCR0], [ADCCR0]* → [ADxCR0] In case of channel, "x" means 0, 1, and 2... Example: [T32A0RUNA], [T32A1RUNA], [T32A2RUNA] → [T32AxRUNA]
- The bit range of a register is written like as [m: n]. Example: Bit[3: 0] expresses the range of bit 3 to 0.
- The configuration value of a register is expressed by either the hexadecimal number or the binary number. Example: [ABCD]<EFG> = 0x01 (hexadecimal), [XYZn]<VW> = 1 (binary)
- Word and Byte represent the following bit length.

| Byte:        | 8 bits  |
|--------------|---------|
| Half word:   | 16 bits |
| Word:        | 32 bits |
| Double word: | 64 bits |

• Properties of each bit in a register are expressed as follows:

| R:   | Read only                   |
|------|-----------------------------|
| W:   | Write only                  |
| R/W: | Read and Write are possible |

- Unless otherwise specified, register access supports only word access.
- The register defined as reserved must not be rewritten. Moreover, do not use the read value.
- The value read from the bit having default value of "-" is unknown.
- When a register containing both of writable bits and read-only bits is written, read-only bits should be written with their default value, In the cases that default is "-", follow the definition of each register.
- Reserved bits of the Write-only register should be written with their default value. In the cases that default is "-", follow the definition of each register.
- Do not use read-modified-write processing to the register of a definition which is different by writing and read out.



All other company names, product names, and service names mentioned herein may be trademarks of their respective companies.

#### Terms and Abbreviation

Some of abbreviations used in this document are as follows:

- DMAC Direct Memory Access Controller
- FIFO First-In First-Out
- MSB Most Significant Bit
- LSB Least Significant Bit
- TSSI Synchronous Serial Interface

## 1. Outline

The synchronous serial interface (TSSI) enables synchronous serial communication independently for the transmitter (TSSIxTCK, TSSIxTFS, TSSIxTXD) and the receiver (TSSIxRCK, TSSIxRFS, TSSIxRXD). And transmit and receive (full duplex communication) is also possible by the cooperative operation of the transmitter and receiver.

| Function classification | Function                         | Action description or range                                                                                                                                                                                                                                                            |
|-------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock generation        | Clock division                   | Generate serial clock (SCLK) for master device<br>ΦΤ0 can be divided by 2 to 256                                                                                                                                                                                                       |
|                         | Receive serial clock             | Master device: Divided clock SCLK<br>Slave device: Select from TSSIxTCK input and TSSIxRCK input                                                                                                                                                                                       |
|                         | Data format                      | -Bit order: Communication from most significant bit<br>-Data frame size: 4 to 32 bits                                                                                                                                                                                                  |
|                         | Frame synchronization            | Frame synchronization signal and receive data are synchronized<br>with the receive serial clock<br>Output updated at serial clock rise<br>Input detected at falling edge of serial clock<br>"High" pulse of one cycle of serial clock is used as a trigger to start<br>communication   |
|                         | Receive FIFO                     | 4 FIFO stages                                                                                                                                                                                                                                                                          |
| Receiver                | Operation mode                   | -Master receive<br>-Master transmit and receive (receiver cooperative control)<br>-Slave receive / slave transmit and receive                                                                                                                                                          |
|                         | Interrupt                        | Receive interrupt: Pulse interrupt occurs upon Receive FIFO not<br>empty, FIFO threshold flag, Receive data comparison match, and<br>completion of receive FIFO transfer<br>Error interrupt (Note 1): Underrun and overrun of receive FIFO<br>generates a level interrupt              |
|                         | DMA request                      | Single DMA request with receive FIFO not empty                                                                                                                                                                                                                                         |
|                         | Receive data comparison function | During slave operation, receive or transmit and receive of data<br>frames is possible by triggering a match between the receive data<br>and the expected value (Note 2)                                                                                                                |
|                         | Cooperative control              | Master transmit and receive (full duplex communication) is possible in cooperation with the transmitter                                                                                                                                                                                |
|                         | Transmit serial clock            | Master device: Divided clock SCLK<br>Slave device: Select from TSSIxTCK input and TSSIxRCK input                                                                                                                                                                                       |
|                         | Data format                      | -Bit order: Communication from most significant bit<br>-Data frame size: 4 to 32 bits                                                                                                                                                                                                  |
|                         | Frame synchronization            | Frame synchronization signal and transmit data are synchronized<br>with the transmit serial clock<br>Output updated at serial clock rise<br>Input detected at falling edge of serial clock<br>"High" pulse of one cycle of serial clock is used as a trigger to start<br>communication |
| Transmitter             | Transmit FIFO                    | 4 FIFO stages                                                                                                                                                                                                                                                                          |
|                         | Operation mode                   | -Master transmit or master transmit and receive<br>-Slave transmit<br>-Slave transmit and receive (transmitter cooperative control)                                                                                                                                                    |
|                         | Interrupt                        | Transmit interrupt: Pulse interrupt generated by transmit FIFO not<br>full, transmit FIFO threshold flag<br>Error interrupt (Note 1): Underrun and overrun of transmit FIFO<br>generates a level interrupt                                                                             |
|                         | DMA request                      | Single DMA request with transmit FIFO not full                                                                                                                                                                                                                                         |
|                         | Cooperative control              | Slave transmit and receive (full duplex communication) is possible in cooperation with the receiver                                                                                                                                                                                    |
| Software reset          |                                  | Overall, receiver, transmitter                                                                                                                                                                                                                                                         |

Note 1: The error interrupt is shared by the transmitter and receiver.

Note 2: Receive data compared with expected value is not treated as a data frame. Thus it is not stored in the receive FIFO.

## 2. Constitution

The block diagram and signal list of the TSSI are shown.



Figure 2.1 TSSI block diagram

| No | Signal symbol | Signal name                           | I/O              | Reference manual                           |
|----|---------------|---------------------------------------|------------------|--------------------------------------------|
| 1  | fsys          | System clock                          | Input            | Clock Control and Operation<br>Mode        |
| 2  | ФТ0           | Clock for prescaler                   | Input            | Clock Control and Operation Mode           |
| 3  | TSSIxTCK      | Transmit clock                        | Input/<br>Output | Input/Output Ports,<br>Product Information |
| 4  | TSSIxTFS      | Transmit frame synchronization signal | Input/<br>Output | Input/Output Ports,<br>Product Information |
| 5  | TSSIxTXD      | Transmit data                         | Output           | Input/Output Ports,<br>Product Information |
| 6  | TSSIxRCK      | Receive clock                         | Input/<br>Output | Input/Output Ports,<br>Product Information |
| 7  | TSSIxRFS      | Receive frame synchronization signal  | Input/<br>Output | Input/Output Ports,<br>Product Information |
| 8  | TSSIxRXD      | Receive data                          | Input            | Input/Output Ports,<br>Product Information |
| 9  | INTTSSIxTX    | Transmit interrupt                    | Output           | Exception                                  |
| 10 | INTTSSIxRX    | Receive interrupt                     | Output           | Exception                                  |
| 11 | INTTSSIxERR   | Error interrupt                       | Output           | Exception                                  |
| 12 | TSSIxTXDMAREQ | Transmit DMA request                  | Output           | Product Information                        |
| 13 | TSSIxRXDMAREQ | Receive DMA request                   | Output           | Product Information                        |

Table 2.1List of Signals

## 3. Operation Description

## 3.1. Clock Supply

When the TSSI is used, the corresponding clock enable bits should be set to "1" (Clock supply) in fsys supply stop register A (*[CGFSYSENA]* and *[CGFSYSMENA]*), fsys supply stop register B (*[CGFSYSENB]* and *[CGFSYSMENB]*), fsys supply stop register C (*[CGFSYSMENC]*), and fc supply stop register (*[CGFCEN]*). The corresponding registers and the bit locations depend on a product. Some products do not have all registers. For the details, refer to reference manual "Clock Control and Operation Mode".

When stopping the supply of a clock, please check that TSSI has stopped ([TSSIxCR1]<RXSTS>,<TXSTS> = 0). Moreover, also when you change the operational mode to STOP1/STOP2, please check that TSSI has stopped.

## 3.2. Data frame format

The TSSI data frame size can be set from 4 to 32 bits, and communication starts from the most significant bit (MSB).

The data frame size of the transmitter is set by *[TSSIxTFMR]*<TDFS[4:0]> (transmit data frame size), and the data frame size of the receiver is set by *[TSSIxRFMR]*<RDFS[4:0]> (receive data frame size). When performing transmit and receive communication, set <TDFS[4:0]> and <RDFS[4:0]> to the same value to perform cooperative control.

Normal communication format

| [Transmit/Receive] | Dn-1 | Dn-2 | D4 | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|--------------------|------|------|----|----------------|----------------|----------------|----------------|
|                    |      |      |    |                |                |                |                |

Data frame: 4 to 32 bits

Set *[TSSIxRFMR]*<RDFS[4:0]>, *[TSSIxTFMR]*<TDFS[4:0]> to the data frame size.

• Receive data comparison format

The receive data comparison format is used when the slave device uses the receive data comparison function for receive or transmit and receive.

The data frame is divided into a comparison area (m bits on the MSB side) and a data area (n bits on the LSB side).

Compare with *[TSSIxRCR]*<CMPDP[15:0]> while the slave device receives the comparison area. Receive or transmit and receive of the data area is performed only when the comparison area data matches <CMPDP[15:0]>.

The comparison area data is not saved in the receive FIFO regardless of the match / mismatch.

| [Receive]  | D <sub>m+n-1</sub> | D <sub>n+1</sub> | Dn      | D <sub>n-1</sub> | D <sub>n-2</sub> |         | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|------------|--------------------|------------------|---------|------------------|------------------|---------|----------------|----------------|----------------|
|            |                    |                  |         |                  |                  |         |                |                |                |
| [Transmit] | No                 | Not output       |         |                  | D <sub>n-2</sub> |         | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|            |                    |                  |         |                  |                  |         |                |                |                |
| (          | Comparison         | 16 bits          | ;       | Data             | a area:          | 4 to 31 | bits           |                |                |
|            |                    |                  |         |                  |                  |         |                |                |                |
|            |                    |                  | rama: F | to 32            | hite             |         |                |                |                |

Data frame: 5 to 32 bits

Set *[TSSIxRFMR]*<CMPDFS[3:0]> to the comparison area size and *[TSSIxRFMR]*<RDFS[4:0]> to the data area size in the figure for the receiver. For transmit and receive, set *[TSSIxTFMR]*<TDFS[4:0]> of the transmitter to the same value as <RDFS[4:0]>.

Note: For the master device, set the data frame size to "comparison area size (m bits) + data area size (n bits)".

## 3.3. Transfer clock

In the case of a master device, set a common divided clock (SCLK) for the transmitter and receiver. The bit clock is set in the receiver and transmitter respectively.



Figure 3.1 Transfer clock

- Master device
- (1) Divider setting

Dividing ratio of frequency can be set from 2 to 256 by the clock division register (*[TSSIxCPR]* <DIV[7:0]>).

SCLK frequency =  $\Phi$ T0 frequency / (<DIV[7:0]>+1)

Note: SCLK frequency  $\leq 1/2 \times$  fsys frequency.

(2) Clock selection

Select the divided clock (SCLK) in clock selection.

Transmitter: **[TSSIxTCMR]**<TCKSEL[1:0]> = 00 Receiver: **[TSSIxRCMR]**<RCKSEL[1:0]> = 00

• Slave device

Select the receive clock (TSSIxRCK) or transmit clock (TSSIxTCK) in clock selection. (Note 1)

Transmitter: **[TSSIxTCMR]**<TCKSEL[1:0]> = 01 Receiver: **[TSSIxRCMR]**<RCKSEL[1:0]> = 10

Note 1: The serial clock frequency that can be used is 1/2 or less of the fsys frequency. Note 2: For transmit and receive, set <TCKSEL[1:0]> = <RCKSEL[1:0]> = 10.

## **3.4. Communication mode**

There is a master / slave selection for transmit or receive, and cooperative operation is selected for transmit and receive.

The receiver in the slave device can use the receive data comparison function.

• Master / Slave selection

The transmitter is set with the transmit clock selection <TCKSEL[1:0]>, transmit clock output mode selection <TCKOUT[1:0]>, and transmit start trigger <TSTART[1:0]> in the transmit clock /mode control register (*[TSSIxTCMR]*).

The receiver is set with the receive clock selection <RCKSEL[1:0]>, receive clock output mode selection <RCKOUT[1:0]>, and receive start trigger <RSTART[1:0]> in the receive clock /mode control register (*[TSSIxRCMR]*),.

- Master device

The communication is performed by outputting the frame synchronization signal (TSSIxRFS, TSSIxTFS) and serial clock (TSSIxRCK, TSSIxTCK).

- Slave device

The communication is performed according to the input frame synchronization signal (TSSIxRFS, TSSIxTFS) and serial clock (TSSIxRCK, TSSIxTCK).

- Transmit and receive control
  - Transmit is performed by the transmitter. Uses the frame synchronization signal (TSSIxTFS) and serial clock (TSSIxTCK) of the transmitter.
  - Receive is performed by the receiver. Uses the frame synchronization signal (TSSIxRFS) and serial clock (TSSIxRCK) of the receiver.
  - For transmit and receive, the transmitter and receiver cooperate.

In the case of a master device, set the transmitter to master transmit mode (*[TSSIxTCMR*] <TSTART[1:0]> = 00), and the receiver to cooperate with the transmitter (*[TSSIxRCMR]* <RSTART[1:0]> = 01). Uses the frame synchronization signal (TSSIxTFS) and serial clock (TSSIxTCK) of the transmitter. In the case of a slave device, set the receiver to slave receive mode (*[TSSIxRCMR]*<RSTART[1:0]> = 10), and the transmitter to cooperate with the receiver (*[TSSIxTCMR]*<TSTART[1:0]> = 01). Uses the frame synchronization signal (TSSIxRFS) and serial clock (TSSIxRCK) of the receiver.

• Receive data comparison

In the case of slave receive or slave transmit and receive, the receiver can use the receive data comparison function ([TSSIxRCMR]<RSTART[1:0]> = 11).

| Operation mode          |                                                                     |                        | Clock / mode control register setting                                                                            |                                                                                                                  |                                                                |
|-------------------------|---------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Receive data comparison |                                                                     | Receiver ([TSSlxRCMR]) | Transmitter<br>( <i>[TSSIxTCMR]</i> )                                                                            | Pins used (Note 1)                                                                                               |                                                                |
|                         | Transmit                                                            | -                      | -                                                                                                                | <tcksel[1:0]>=00<br/><tckout[1:0]>=01,10<br/><tstart[1:0]>=00</tstart[1:0]></tckout[1:0]></tcksel[1:0]>          | TSSIxTCK (output)<br>TSSIxTFS (output)<br>TSSIxTXD             |
|                         | Receive                                                             | -                      | <rcksel[1:0]>=00<br/><rckout[1:0]>=01, 10<br/><rstart[1:0]>=00</rstart[1:0]></rckout[1:0]></rcksel[1:0]>         | -                                                                                                                | TSSIxRCK (output)<br>TSSIxRFS (output)<br>TSSIxRXD             |
| Master                  | Transmit<br>and<br>receive<br>(Full<br>duplex<br>communi<br>cation) | -                      | <rcksel[1:0]>=00<br/><rckout[1:0]>=00<br/><rstart[1:0]>=01<br/>(Note2)</rstart[1:0]></rckout[1:0]></rcksel[1:0]> | <tcksel[1:0]>=00<br/><tckout[1:0]>=01,10<br/><tstart[1:0]>=00</tstart[1:0]></tckout[1:0]></tcksel[1:0]>          | TSSIxTCK (output)<br>TSSIxTFS (output)<br>TSSIxTXD<br>TSSIxRXD |
|                         | Transmit                                                            | -                      | -                                                                                                                | <tcksel[1:0]>=01<br/><tckout[1:0]>=00<br/><tstart[1:0]>=10</tstart[1:0]></tckout[1:0]></tcksel[1:0]>             | TSSIxTCK (input)<br>TSSIxTFS (input)<br>TSSIxTXD               |
|                         | Receive —                                                           | None                   | <rcksel[1:0]>=10<br/><rckout[1:0]>=00<br/><rstart[1:0]>=10</rstart[1:0]></rckout[1:0]></rcksel[1:0]>             | -                                                                                                                | TSSIxRCK (input)<br>TSSIxRFS (input)<br>TSSIxRXD               |
| Slave                   |                                                                     | Yes                    | <rcksel[1:0]>=10<br/><rckout[1:0]>=00<br/><rstart[1:0]>=11</rstart[1:0]></rckout[1:0]></rcksel[1:0]>             | -                                                                                                                | TSSIxRCK (input)<br>TSSIxRFS (input)<br>TSSIxRXD               |
|                         | Transmit<br>and<br>receive<br>(Full                                 | None                   | <rcksel[1:0]>=10<br/><rckout[1:0]>=00<br/><rstart[1:0]>=10</rstart[1:0]></rckout[1:0]></rcksel[1:0]>             | <tcksel[1:0]>=10<br/><tckout[1:0]>=00<br/><tstart[1:0]>=01<br/>(Note2)</tstart[1:0]></tckout[1:0]></tcksel[1:0]> | TSSIxRCK (input)<br>TSSIxRFS (input)<br>TSSIxRXD<br>TSSIxTXD   |
|                         | duplex<br>communi<br>cation)                                        | Yes                    | <rcksel[1:0]>=10<br/><rckout[1:0]>=00<br/><rstart[1:0]>=11</rstart[1:0]></rckout[1:0]></rcksel[1:0]>             | <tcksel[1:0]>=10<br/><tckout[1:0]>=00<br/><tstart[1:0]>=01<br/>(Note2)</tstart[1:0]></tckout[1:0]></tcksel[1:0]> | TSSIxRCK (input)<br>TSSIxRFS (input)<br>TSSIxRXD<br>TSSIxTXD   |

| Table 3.1 Operation mode settings and combinations o | f pins used |
|------------------------------------------------------|-------------|
|------------------------------------------------------|-------------|

Note 1: Set the input / output port before use the TSSI. For details on the settings, refer to reference manual "Input / Output Ports".

Note 2: Set the transmitter or receiver for cooperative operation.

## 3.5. FIFO configuration

The transmit FIFO and receive FIFO each have 4 stages.

#### 3.5.1. FIFO operation

Transmit data is written to the data register **[TSSIxTDRn]**, and receive data is read from **[TSSIxRDRn]**. **[TSSIxTDRn]** and **[TSSIxRDRn]** are 32 bits width and right-justified if the data frame size is less than 32 bits. The number of data entries in the transmit FIFO can be checked in **[TSSIxTFLR]**, and the number of data entries in the receive FIFO can be checked in **[TSSIxRFLR]**.

The number of receive FIFO entries is incremented by 1 each time one frame data is transferred from the receive shift register, and decremented by 1 each time **[TSSIxRDR0]** is read.

The number of transmit FIFO entries is incremented by 1 for each write to **[TSSIxTDR0]** and decremented by 1 for each frame data transfer to the transmit shift register.





When reading the received data, the first stored data will be read no matter which address of the receive data register(*[TSSIxRDR0]* to *[TSSIxRDR3]*) is read. Therefore, for example, a continuous read to *[TSSIxRDR0]* and a sequential read from *[TSSIxRDR0]* to *[TSSIxRDR3]* are treated the same.

When writing transmit data, no matter which address of the transmit data register (*[TSSIxTDR0]* to *[TSSIxTDR3]*) is used to write the data, the data will be stored at the end of the FIFO. Therefore, for example, continuous writing to *[TSSIxTDR0]* and sequential writing from *[TSSIxTDR0]* to *[TSSIxTDR3]* are treated the same.

## 3.6. Communication operation

|                | Table 3.2 Communication start condition |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation mode |                                         | Description                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                | Transmit                                | -When <b>[TSSIxCR1]</b> <txsts> = 1 and there is no data in the transmit FIFO,<br/>write to <b>[TSSIxTDRn]</b>.<br/>-When <b>[TSSIxCR1]</b><txsts> = 0 and there is data in the transmit FIFO,<br/>write "01" to <b>[TSSIxCR1]</b><txen[1:0]>. (Resume)</txen[1:0]></txsts></txsts>                                                                             |  |  |  |  |  |
| Master         | Receive                                 | Write "01" to <i>[TSSIxCR1]</i> <rxen[1:0]></rxen[1:0]>                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Master         | Transmit<br>and<br>receive              | -When <b>[TSSIxCR1]</b> <txsts> and <rxsts> are "1" and there is no data in the transmit FIFO,write to <b>[TSSIxTDRn]</b>.<br/>-When <b>[TSSIxCR1]</b><txsts> and <rxsts> are "0" and there is data in the transmit FIFO, Write "01" to <b>[TSSIxCR1]</b><txen[1:0]> and <rxen[1:0]> (Note 3). (Resume)</rxen[1:0]></txen[1:0]></rxsts></txsts></rxsts></txsts> |  |  |  |  |  |
|                | Transmit                                | TSSIxTFS input detection                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Slave          | Receive                                 | TSSIxRFS input detection (Note 1)                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                | Transmit<br>and<br>receive              | TSSIxRFS input detection (Note 1) (Note 2)                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |

#### Table 3.2 Communication start condition

Note 1: When using the receive data comparison function, the data area is not received unless the receive data comparison area matches.

Note 2: When using the receive data comparison function, the transmit data is not output unless the receive data comparison area matches.

Note 3: The transmitter and receiver must be enabled at the same time.

|                |                            | Table 3.3 Communication completion condition                                                                                                                                                                                                                                                                                                       |
|----------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation mode |                            | Description                                                                                                                                                                                                                                                                                                                                        |
|                | Transmit                   | <ul> <li>After transmit for each frame, transmit FIFO is empty</li> <li>End of frame transmit (Suspend) during disabled operation (<i>[TSSIxCR1]</i></li> <li>TXEN[1:0]&gt; = 10)</li> <li>Disabled operation (<i>[TSSIxCR1]</i></li> <li>TXEN[1:0]&gt; = 11) (Forced termination)</li> </ul>                                                      |
| Master         | Receive                    | <ul> <li>Receive of the set number of receive data frames (<i>[TSSIxRFMR]</i><rdfc[3:0]>) completed</rdfc[3:0]></li> <li>End of frame receive (Suspend) during disabled operation (<i>[TSSIxCR1]</i></li> <li>RXEN[1:0]&gt; = 10)</li> <li>Disabled operation (<i>[TSSIxCR1]</i><rxen[1:0]> = 11) (Forced termination)</rxen[1:0]></li> </ul>      |
|                | Transmit<br>and<br>receive | -After transmit and receive for each frame, transmit FIFO is empty<br>-End of frame transmit and receive (Suspend) during disabled operation<br>( <i>[TSSIxCR1]</i> <rxen[1:0]> = <txen[1:0]> = 10)<br/>-Disabled operation (<i>[TSSIxCR1]</i><rxen[1:0]> = <txen[1:0]> = 11) (Forced termination)</txen[1:0]></rxen[1:0]></txen[1:0]></rxen[1:0]> |
|                | Transmit                   | -Serial clock input for frame ( <i>[TSSIxTFMR]</i> <tdfs[4:0]> +1 bits)<br/>-<i>[TSSIxCR1]</i><txsts> = 0 after disable operation</txsts></tdfs[4:0]>                                                                                                                                                                                              |
| Slave          | Receive                    | -Serial clock input for frame ( <i>[TSSIxRFMR]</i> <rdfs[4:0]> +1 bits)<br/>-<i>[TSSIxCR1]</i><rxsts> = 0 after disable operation (Note 2)</rxsts></rdfs[4:0]>                                                                                                                                                                                     |
|                | Transmit<br>and<br>receive | -Serial clock input for frame ( <b>[TSSIxRFMR]</b> <rdfs[4:0]> +1 bits)<br/>-<b>[TSSIxCR1]</b><txsts> = <rxsts> = 0 after disable operation (Note 1) (Note 2)</rxsts></txsts></rdfs[4:0]>                                                                                                                                                          |

 Table 3.3
 Communication completion condition

Note 1: The transmitter and receiver must be disabled at the same time.

Note 2: It is necessary to stop processing after stopping communication on the master device.

#### 3.6.1. Transmit

Check [TSSIxCR1]<TXSTS> = 0 before set the transmitter. Set [TSSIxTCMR], [TSSIxTFMR] and [TSSIxTFTLR]. Set [TSSIxTIER] and [TSSIxTDMACR] for interrupts and DMA requests.

• Master transmit

Set **[TSSIxCR1]**<TXEN[1:0]> to "01". After checking that **[TSSIxCR1]**<TXSTS> = 1, write transmit data to **[TSSIxTDRn]** to start transmit. Starts the output of the transmit clock (TSSIxTCK) and outputs the transmit data to TSSIxTXD in synchronization with the rising edge of TSSIxTCK after outputting the transmit frame synchronization signal (TSSIxTFS).

• Slave transmit

Set *[TSSIxCR1]*<TXEN[1:0]> to "01". After checking that *[TSSIxCR1]*<TXSTS> = 1, write transmit data to *[TSSIxTDRn]*. After that, transmit starts when the transmit frame synchronization signal (TSSIxTFS) is detected. After detecting the frame synchronization signal, the transmit data is output to TSSIxTXD in synchronization with the rising edge of TSSIxTCK.



Figure 3.3 Operation example of transmit mode

#### 3.6.2. Receive

Check **[TSSIxCR1]**<RXSTS> = 0 before set the receiver.

Set *[TSSIxRCMR]*, *[TSSIxRFMR]* and *[TSSIxRFTLR]*. Set *[TSSIxRIER]* and *[TSSIxRDMACR]* for interrupts and DMA requests. Set *[TSSIxRCR]* to the expected value data in as necessary.

• Master receive

When [TSSIxCR1]<RXEN[1:0]> is set to "01", receive starts.

Starts output of the transfer clock (TSSIxRCK) and detects receive data from the TSSIxRXD input in synchronization with the falling edge of TSSIxRCK after outputting the receive frame synchronization signal (TSSIxRFS).

• Slave receive

After setting **[TSSIxCR1]**<RXEN[1:0]> to "01", receive starts when a receive frame synchronization signal (TSSIxRFS) is detected. After detecting the frame synchronization signal, the receive data is detected from the TSSIxRXD input in synchronization with the falling edge of TSSIxRCK.



Figure 3.4 Operation example of receive mode

#### 3.6.3. Transmit and receive (full duplex communication)

Check that *[TSSIxCR1]*<TXSTS> and *[TSSIxCR1]*<RXSTS> are "0" before setting the transmitter and receiver.

Set [TSSIxRCMR], [TSSIxRFMR], [TSSIxRFTLR], [TSSIxTCMR], [TSSIxTFMR], [TSSIxTFTLR]. Set [TSSIxRIER], [TSSIxRDMACR], [TSSIxTIER], and [TSSIxTDMACR] for interrupts and DMA requests. Set [TSSIxRCR] to the expected value data in as necessary.

• Master transmit and receive

Set **[TSSIxCR1]**<TXEN[1:0]> and **[TSSIxCR1]**<RXEN[1:0]> to "01". After checking that **[TSSIxCR1]** <TXSTS> and **[TSSIxCR1]**<RXSTS> have become "1", write transmit data to **[TSSIxTDRn]** to start transmit and receive. The output of the transfer clock(TSSIxTCK) is started, the transmit data is output to TSSIxTXD in synchronization with the rising edge of TSSIxTCK after the frame synchronization signal(TSSIxTFS) is output, and the receive data is detected from the TSSIxRXD input in synchronization with the falling edge of TSSIxTCK.

• Slave transmit and receive

Set *[TSSIxCR1]*<TXEN[1:0]> and *[TSSIxCR1]*<RXEN[1:0]> to "01". After checking that *[TSSIxCR1]* <TXSTS> and *[TSSIxCR1]*<RXSTS> have become "1", write the transmit data to *[TSSIxTDRn]* and detect the frame sync signal (TSSIxRFS) to start transmit and receive. After detecting the frame synchronization signal, the transmit data is output to TSSIxTXD in synchronization with the rising edge of TSSIxRCK, and the receive data is detected from the TSSIxRXD input in synchronization with the falling edge of TSSIxRCK.

## TOSHIBA



Figure 3.5 Operation example of full duplex communication

#### 3.6.4. Receive data comparison

The receive data comparison function can be used for slave receive or slave transmit and receive. Set **[TSSIxRFMR]**<CMPDS[3:0]> to the comparison area size and **[TSSIxRCR]** <CMPDP[15:0]> to the comparison data pattern. After that, the receive data comparison function can be used by setting the receive start trigger selection (**[TSSIxRCMR]**<RSTART[1:0]>) to "11".

The communication of the data area can be controlled by comparing the comparison area of up to 16 bits after inputting the frame synchronization signal with the comparison data pattern (*[TSSIxRCR]* <CMPDP[15:0]>). When the comparison area matches, receive or transmit and receive the data area. When the comparison area does not match, slave does not receive or transmit and receive the data area. When the TSSIxRFS input is asserted again, the next receive data is compared.

Note: Receive data in the comparison area is not treated as a data and is not stored in the receive FIFO.



Figure 3.6 Transmit and receive waveform of using receive data comparison function

#### 3.6.5. Suspending and resuming communication

In the case of the master device, communication can be suspended and resumed.

• Transmit

When "10" is written to **[TSSIxCR1]**<TXEN[1:0]>, the transmitter is disabled when the current frame is completed, regardless of the presence or absence of data in the transmit FIFO. (Suspend) When "01" is written to **[TSSIxCR1]**<TXEN[1:0]>, the remaining transmit FIFO data is transmitted. (Resume)

• Receive

When "10" is written to *[TSSIxCR1]*<RXEN[1:0]>, the receiver is disabled when the current frame is completed. (Suspend)

When "01" is written to *[TSSIxCR1]*<RXEN[1:0]>, the receive start. (Resume)

• Transmit and receive

When "10" is written to **[TSSIxCR1]**<TXEN[1:0]> and **[TSSIxCR1]**<RXEN[1:0]> at the same time, the transmitter and receiver are disabled at the completion of the current frame regardless of the presence or absence of data in the transmit FIFO. (Suspend)

When "01" is written to *[TSSIxCR1]*<TXEN[1:0]> and *[TSSIxCR1]*<RXEN[1:0]> at the same time, the remaining transmit FIFO data is transmitted and received at the same time. (Resume)

## 3.7. Transfer waveform



Figure 3.7 Single transfer waveform of master transfer





(c) Slave transmit and receive

Figure 3.8 Single transfer waveform of slave transfer



TXZ+ Family Synchronous Serial Interface



Figure 3.9 Continuous transfer waveform of master transfer

Note: In the master, an idle period of at least one communication serial clock cycle is inserted between data frames. This idle period is extended when the master cannot process the FIFO data in time.









Note: The slave can communicate continuous data frames without idle periods. However, in the slave, when the external master device requests communication, the FIFO resources must be appropriately managed. Otherwise, a FIFO overrun or underrun error will occur.





(b) Slave transmit and receive





#### Figure 3.12 Transfer waveform of using receive data comparison function(Mismatch)

Note: The receive data comparison function can also be used for slave receive. In that case, TSSIxTXD is not output (output is disabled).

## 3.8. Interrupt request

The TSSI has three types of interrupt outputs: receive interrupt (INTTSSIxRX), transmit interrupt (INTTSSIxTX), and error interrupt (INTTSSIxERR). Each interrupt has multiple interrupt factors, and can be set enable / disable for each interrupt factor. Table 3.4 shows the relationship between interrupt outputs and interrupt factors. INTTSSIxRX and INTTSSIxTX are pulse signals, and INTTSSIxERR is a level signal.

| Interrupt output   | Interrupt factor                   | Status register                 | Enable register                      |  |  |  |
|--------------------|------------------------------------|---------------------------------|--------------------------------------|--|--|--|
|                    | Receive FIFO not empty             | <b>[TSSIxRSR]</b> <rfne></rfne> | [TSSIxRIER] <rfneie></rfneie>        |  |  |  |
| Receive interrupt  | Receive FIFO threshold flag        | <b>[TSSIxRSR]</b> <rftf></rftf> | <b>[TSSIxRIER]</b> <rftfie></rftfie> |  |  |  |
| INTTSSIxRX         | Receive data comparison match      | -                               | <b>[TSSIxRIER]</b> <rcmie></rcmie>   |  |  |  |
|                    | Receive FIFO transfer<br>completed | -                               | <b>[TSSIxRIER]</b> <rfteie></rfteie> |  |  |  |
| Transmit interrupt | Transmit FIFO not full             | <b>[TSSIxTSR]</b> <tfnf></tfnf> | [TSSIxTIER] <tfnfie></tfnfie>        |  |  |  |
| INTTSSIxTX         | Transmit FIFO threshold flag       | [TSSIxTSR] <tftf></tftf>        | [TSSIxTIER] <tftfie></tftfie>        |  |  |  |
|                    | Receive FIFO overrun               | <b>[TSSIxRSR]</b> <rfor></rfor> | <b>[TSSIxRIER]</b> <rforie></rforie> |  |  |  |
| Error interrupt    | Receive FIFO underrun              | <b>[TSSIxRSR]</b> <rfur></rfur> | <b>[TSSIxRIER]</b> <rfurie></rfurie> |  |  |  |
| INTTSSIXERR        | Transmit FIFO overrun              | <b>[TSSIxTSR]</b> <tfor></tfor> | [TSSIxTIER] <tforie></tforie>        |  |  |  |
|                    | Transmit FIFO underrun             | <b>[TSSIxTSR]</b> <tfur></tfur> | <b>[TSSIxTIER]</b> <tfurie></tfurie> |  |  |  |

 Table 3.4
 Interrupt outputs and interrupt factors

#### 3.8.1. Receive interrupt

- Receive FIFO not empty -----During receive data FIFO transfer
   *[TSSIxRSR]*<RFNE> is set to "1" when the receive FIFO becomes not empty. When *[TSSIxRIER]* <RFNEIE> is set to "1", a receive interrupt occurs.
- (2) Receive FIFO threshold flag-----During receive data FIFO transfer When the number of receive FIFO entries is greater than the receive FIFO threshold register (*ITSSIxRFTLRJ*<RFTHD[2:0]>), *ITSSIxRSRJ*<RFTF> is set to "1". When *ITSSIxRIERJ*<RFTFIE> is set to "1", a receive interrupt occurs.
- (3) Receive data comparison match-----When the last bit of the comparison area is detected When the receive data comparison function is used and *[TSSIxRIER]*<RCMIE> is set to "1", if the value of the receive data comparison area matches the value of the receive data comparison register (*[TSSIxRCR]*<CMPDP[15:0]>), a receive interrupt occurs.
- (4) Receive FIFO transfer completed-----During receive data FIFO transfer
   When *[TSSIxRIER]*<RFTEIE> is set to "1", a receive interrupt occurs when the number of receive FIFO entries (*[TSSIxRFLR]*<RFLVL[2:0]>) exceeds *[TSSIxRFMR]*<RDFC[3:0]>. However, when <RDFC[3:0]> = 1111, a receive interrupt occurs when transfer stop.

#### 3.8.2. Transmit interrupt

- (1) Transmit FIFO not full It is enabled by setting **[TSSIxTIER]**<TFNFIE> to "1". When the transmit FIFO not full( *[TSSIxTSR]*<TFNF>) is set to "1", a transmit interrupt occurs.
- (2) Transmit FIFO threshold flag When the number of transmit FIFO entries is less than or equal to the transmit FIFO threshold register(/TSSIxTFTLR/<TFTHD[2:0]>), /TSSIxTSR/<TFTF> is set to "1". When *(TSSIxTIER)*<TFTFIE> is set to "1", a transmit interrupt occurs.

#### 3.8.3. Error interrupt

The following error interrupt occurs. When an error occurs, take appropriate action. Since the error interrupt is a level output, the error interrupt is not released unless the status registers of all enabled interrupt factors are cleared.

(1) Receive FIFO overrun

It is enabled by setting *[TSSIxRIER]*<RFORIE> to "1". When detected the receive FIFO overrun (/TSSIxRSR/<RFOR> is set to "1"), an error interrupt occurs. <RFOR> is cleared by writing "1".

- (2) Receive FIFO underrun It is enabled by setting *[TSSIxRIER]*<RFURIE> to "1". When detected the receive FIFO underrun (/TSSIxRSR/<RFUR> is set to "1"), an error interrupt occurs. <RFUR> is cleared by writing "1".
- (3) Transmit FIFO overrun It is enabled by setting **[TSSIxTIER]**<TFORIE> to "1". When detected the transmit FIFO overrun (/TSSIxTSR/<TFOR> is set to "1"), an error interrupt occurs. <TFOR> is cleared by writing "1".
- (4) Transmit FIFO underrun

It is enabled by setting **[TSSIxTIER]**<TFURIE> to "1". When detected the transmit FIFO underrun (/TSSIxTSR/<TFUR> is set to "1"), an error interrupt occurs. <TFUR> is cleared by writing "1".

|         | Table 3.                   | 5 About the                 | e occurrence                 | of FIFO erro               | r                           |
|---------|----------------------------|-----------------------------|------------------------------|----------------------------|-----------------------------|
| Operati | on mode                    | Transmit<br>FIFO<br>overrun | Transmit<br>FIFO<br>Underrun | Receive<br>FIFO<br>overrun | Receive<br>FIFO<br>Underrun |
|         | transmit                   | Occur                       | not occur                    | -                          | -                           |
|         | Receive                    | -                           | -                            | not occur                  | Occur                       |
| Master  | Transmit<br>and<br>receive | Occur                       | Occur                        | Occur                      | Occur                       |
|         | transmit                   | Occur                       | Occur                        | -                          | -                           |
|         | Receive                    | -                           | -                            | Occur                      | Occur                       |
| Slave   | Transmit<br>and<br>receive | Occur                       | Occur                        | Occur                      | Occur                       |

## Table 2 F. About the economic of FIFO error

### 3.9. DMA request

DMA has transmit DMA request and receive DMA request. DMA requests of the TSSI are single request.

• Transmit DMA request

It is enabled by setting *[TSSIxTDMACR]*<TDMAE> to "1". When there is more than one empty stage in the transmit FIFO, a transmit DMA request occurs.

Note1:When the transmit DMA request is enabled, do not write to the transmit FIFO by software. Note2:When the transmit DMA request is enabled, access to *[TSSIxTDRn]* may occur. Set *[TSSIxTFMR]*<br/>TDFS[4:0]> before enabling.

• Receive DMA request

It is enabled by setting **[TSSIxRDMACR]**<RDMAE> to "1". When there is more than one data in the receive FIFO, a receive DMA request occurs.

Note 1: When the receive DMA request is enabled, do not read from the receive FIFO by software. Note 2: When the receive DMA request is enabled, access to *[TSSIxRDRn]* may occur. Set *[TSSIxRFMR]*<RDFS[4:0]> before enabling.

### 3.10. Software reset

Software reset is possible by writing to the TSSI control register 0(*[TSSIxCR0]*). The target areas are overall / receiver / receive FIFO / transmitter / transmit FIFO. Table 3.6 shows the registers initialized by each software reset.

When software reset, read *[TSSIxCR0]* to check the completion of software reset of the target area, and then access the target area.

|               | Software reset                           |                                               |                                                 |                                                  |                                                  |  |  |
|---------------|------------------------------------------|-----------------------------------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|
| Register      | Overall<br>[TSSIxCR0]<br><swrst></swrst> | Receiver<br>[TSSIxCR0]<br><rxswrst></rxswrst> | Receive FIFO<br>[TSSIxCR0]<br><rxfclr></rxfclr> | Transmitter<br>[TSSIxCR0]<br><txswrst></txswrst> | Transmit FIFO<br>[TSSIxCR0]<br><txfclr></txfclr> |  |  |
| [TSSIxCR0]    | -                                        | -                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxCR1]    | -                                        | -                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxCPR]    | -                                        | -                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRCMR]   | ~                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRFMR]   | ~                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRCR]    | ✓                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRDMACR] | ✓                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRSR]    | ~                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRIER]   | ✓                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRFTLR]  | ✓                                        | ✓                                             | -                                               | -                                                | -                                                |  |  |
| [TSSIxRFLR]   | ~                                        | ✓                                             | ✓                                               | -                                                | -                                                |  |  |
| [TSSIxRDRn]   | ~                                        | ✓                                             | ✓                                               | -                                                | -                                                |  |  |
| [TSSIxTCMR]   | ~                                        | -                                             | -                                               | ~                                                | -                                                |  |  |
| [TSSIxTFMR]   | ✓                                        | -                                             | -                                               | ~                                                | -                                                |  |  |
| [TSSIxTDMACR] | ~                                        | -                                             | -                                               | ~                                                | -                                                |  |  |
| [TSSIxTSR]    | ~                                        | -                                             | -                                               | ✓                                                | -                                                |  |  |
| [TSSIxTIER]   | ~                                        | -                                             | -                                               | ~                                                | -                                                |  |  |
| [TSSIxTFTLR]  | ~                                        | -                                             | -                                               | ✓                                                | -                                                |  |  |
| [TSSIxTFLR]   | ~                                        | -                                             | -                                               | ✓                                                | ✓                                                |  |  |
| [TSSIxTDRn]   | ✓                                        | -                                             | -                                               | ✓                                                | ✓                                                |  |  |

#### Table 3.6 Software reset and initialization register

Note: ✓: Target, -: Not target

## 4. Register description

## 4.1. Register list

The control registers and addresses are as follows.

| Devinheral functions         | Channel / unit | Base address |       |            |            |
|------------------------------|----------------|--------------|-------|------------|------------|
| Peripheral functions         | Channel / unit | TYPE1        | TYPE2 | TYPE3      |            |
| Sumehranaua aarial intarfaaa | TSSI           | ch0          | -     | 0x400CD000 | 0x4006D000 |
| Synchronous serial interface |                | ch1          | -     | 0x400CD400 | 0x4006D400 |

Note: The channel / unit and base address type used differ depending on the product. For details, refer to reference Manual "Product Specific Information".

| Register name                               | Address (Base +) |        |
|---------------------------------------------|------------------|--------|
| TSSI Control Register 0                     | [TSSIxCR0]       | 0x0000 |
| TSSI Control Register 1                     | [TSSIxCR1]       | 0x0004 |
| TSSI Clock Division Register                | [TSSIxCPR]       | 0x0010 |
| TSSI Receive Clock / Mode Control Register  | [TSSIxRCMR]      | 0x0040 |
| TSSI Receive Data Frame Control Register    | [TSSIxRFMR]      | 0x0044 |
| TSSI Receive Data Comparison Register       | [TSSIxRCR]       | 0x0048 |
| TSSI Receive DMA Control Register           | [TSSIxRDMACR]    | 0x004C |
| TSSI Receive Status Register                | [TSSIxRSR]       | 0x0060 |
| TSSI Receive Interrupt Enable Register      | [TSSIxRIER]      | 0x0064 |
| TSSI Receive FIFO Threshold Register        | [TSSIxRFTLR]     | 0x0070 |
| TSSI Receive FIFO Entry Register            | [TSSIxRFLR]      | 0x0074 |
| TSSI Receive Data Register 0                | [TSSIxRDR0]      | 0x0080 |
| TSSI Receive Data Register 1                | [TSSIxRDR1]      | 0x0084 |
| TSSI Receive Data Register 2                | [TSSIxRDR2]      | 0x0088 |
| TSSI Receive Data Register 3                | [TSSIxRDR3]      | 0x008C |
| TSSI Transmit Clock / Mode Control Register | [TSSIxTCMR]      | 0x00A0 |
| TSSI Transmit Data Frame Control Register   | [TSSIxTFMR]      | 0x00A4 |
| TSSI Transmit DMA Control Register          | [TSSIxTDMACR]    | 0x00AC |
| TSSI Transmit Status Register               | [TSSIxTSR]       | 0x00C0 |
| TSSI Transmit Interrupt Enable Register     | [TSSIxTIER]      | 0x00C4 |
| TSSI Transmit FIFO Threshold Register       | [TSSIxTFTLR]     | 0x00D0 |
| TSSI Transmit FIFO Entry Register           | [TSSIxTFLR]      | 0x00D4 |
| TSSI Transmit Data Register 0               | [TSSIxTDR0]      | 0x00E0 |
| TSSI Transmit Data Register 1               | [TSSIxTDR1]      | 0x00E4 |
| TSSI Transmit Data Register 2               | [TSSIxTDR2]      | 0x00E8 |
| TSSI Transmit Data Register 3               | [TSSIxTDR3]      | 0x00EC |

## 4.2. Register details

### 4.2.1. [TSSIxCR0] (TSSI Control Register 0)

| Bit   | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                   |
|-------|------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | SWRST      | 0           | W    | Software reset of the overall. (Note1), (Note2)<br>The processing issued by this bit has priority over other software<br>reset settings.<br>0: -<br>1: Overall software reset              |
|       |            |             | R    | 0: Not during overall software reset<br>1: During overall software reset                                                                                                                   |
| 30:16 | -          | 0           | R    | Read as "0".                                                                                                                                                                               |
| 15    | TXSWRST    | 0           | W    | Software reset of the transmitter. (Note1), (Note2)<br>The processing issued by this bit has priority over the setting of<br><txfclr>.<br/>0: -<br/>1: Transmitter software reset</txfclr> |
|       |            |             | R    | 0: Not during transmitter software reset<br>1: During transmitter software reset                                                                                                           |
| 14    | TXFCLR     | 0           | W    | Software reset of the transmit FIFO. (Note1), (Note2)<br>0: -<br>1: Transmit FIFO software reset                                                                                           |
|       |            |             | R    | 0: Not during transmit FIFO software reset<br>1: During transmit FIFO software reset                                                                                                       |
| 13:8  | -          | 0           | R    | Read as "0".                                                                                                                                                                               |
| 7     | RXSWRST    | 0           | W    | Software reset of the receiver. (Note1), (Note2)<br>The processing issued by this bit has priority over the setting of<br><rxfclr>.<br/>0: -<br/>1: Receiver software reset</rxfclr>       |
|       |            |             | R    | 0: Not during the receiver software reset<br>1: During receiver software reset                                                                                                             |
| 6     | RXFCLR     | RXFCLR 0    | W    | Software reset of the receive FIFO. (Note1), (Note2)<br>0: -<br>1: Receive FIFO software reset                                                                                             |
|       |            |             | R    | 0: Not during receive FIFO software reset<br>1: During receive FIFO software reset                                                                                                         |
| 5:0   | -          | 0           | R    | Read as "0".                                                                                                                                                                               |

Note1: When performed software reset, read to check the completion of software reset.

Note2: For the registers subject to software reset, refer to "Table 3.6 Software reset and initialization register".

# 4.2.2. [TSSIxCR1] (TSSI Control Register 1)

| Bit   | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                            |
|-------|------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:11 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                        |
| 10    | TXSTS      | 0           | R    | Transmitter status<br>Indicates the status of the transmitter. This bit is affected by<br><txen[1:0]>.<br/>0: Disable<br/>1: Enable<br/>When the transmitter is enabled, writing to the following registers<br/>is ignored.<br/>[TSSIxTCMR], [TSSIxTFMR], [TSSIxTFTLR]</txen[1:0]>                                                                                  |
| 9:8   | TXEN[1:0]  | 00          | W    | Transmitter enable / disable control<br>Enable or disable the transmitter (Note 1) (Note 2)<br>00: -<br>01: Transmitter enable<br>10: Transmitter disable<br>(Wait for completion of data frame processing during<br>communication with master)<br>11: Transmitter disable<br>(does not wait for completion of processing during<br>communication)<br>Read as "00". |
| 7:3   | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                        |
| 2     | RXSTS      | 0           | R    | Receiver status<br>Indicates the status of the receiver. This bit is affected by<br><rxen[1:0]>.<br/>0: Disable<br/>1: Enable<br/>When the receiver is enabled, writing to the following registers is<br/>ignored.<br/>[TSSIxRCMR], [TSSIxRFMR], [TSSIxRFTLR], [TSSIxRCR]</rxen[1:0]>                                                                               |
| 1:0   | RXEN[1:0]  | 00          | W    | Receiver enable / disable control<br>Enable or disable the receiver (Note 1) (Note 2)<br>00: -<br>01: Receiver enable<br>10: Receiver disable<br>(Wait for completion of data frame processing during<br>communication with master)<br>11: Receiver disable<br>(does not wait for completion of processing during<br>communication)<br>Read as "00".                |

Note 1: When using <TXEN[1:0]> and <RXEN[1:0]> in transmit and receive mode and suspending / resuming, control them at the same time.

Note 2: When disabled by <TXEN[1:0]> = 11, <RXEN[1:0]> = 11, reset by software before resuming.

#### 4.2.3. [TSSIxCPR] (TSSI Clock Division Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                              |
|------|------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                          |
| 7:0  | DIV[7:0]   | 00000001    | R/W  | Divider setting (Note 2)<br>Divide ΦT0 to generate a divided clock (SCLK).<br>0x01 to 0xFF: SCLK frequency = ΦT0 frequency / ( <div[7:0]>+1)<br/><div[0]> is "1" regardless of the written value.</div[0]></div[7:0]> |

Note 1: Set this register when *[TSSIxCR1]*<RXSTS> = *[TSSIxCR1]*<TXSTS> = 0.

Note 2: SCLK frequency must be equal to or less than 1/2 of fsys frequency.

#### 4.2.4. [TSSIxRCMR] (TSSI Receive Clock / Mode Control Register)

| Bit   | Bit Symbol  | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:10 | -           | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9:8   | RSTART[1:0] | 00          | R/W  | <ul> <li>Receive start trigger selection</li> <li>00: When <i>[TSSixCR1]</i><rsts> = 1 and the receive FIFO becomes empty, it starts immediately. (master receive)</rsts></li> <li>01: Cooperate operation with transmitter (master transmit and receive) (Note 2)</li> <li>10: TSSIxRFS input (slave receive, slave transmit and receive)</li> <li>11: TSSIxRFS input (use receive data comparison function, slave receive, slave transmit and receive)</li> </ul>                                   |
| 7     | -           | 0           | R/W  | Write "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6:4   | -           | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3:2   | RCKOUT[1:0] | 00          | R/W  | <ul> <li>Receive clock output mode selection</li> <li>Select the input / output direction of TSSIxRCK and the gating method at the time of output. (Note 3)</li> <li>00: TSSIxRCK is input, TSSIxRFS is input (Slave receive, slave transmit and receive, master transmit and receive)</li> <li>01: TSSIxRCK is always clock output, TSSIxRFS is output (Master receive)</li> <li>10: TSSIxRCK is clock output during transfer, TSSIxRFS is outputs (Master receive)</li> <li>11: Reserved</li> </ul> |
| 1:0   | RCKSEL[1:0] | 00          | R/W  | Receive clock selection<br>Select the clock used for receive.<br>00: SCLK (master)<br>01: Reserved<br>10: TSSIxRCK (slave)<br>11: Reserved                                                                                                                                                                                                                                                                                                                                                            |

Note 1: For details on this register setting, refer to "Table 3.1 Operation mode settings and combinations of pins used".

Note 2: When the receiver is operated cooperatively

•

- Do not set *[TSSIxTCMR]*<TSTART[1:0]> to "01".
  - Set **[TSSIxRCMR]**<RCKSEL[1:0]> = **[TSSIxTCMR]**<TCKSEL[1:0]>.

Note 3: Make port settings. For details on port settings, refer to reference manual "Input / output ports".

- Note 4: When the receive is enabled (*[TSSIxCR1]*<RXSTS> = 1), this register is write-protected.
- Note 5: When *[TSSIxRCMR]*<RSTART[1:0]> = 01, do not rewrite *[TSSIxTCMR]* even during receive operation.
- Note 6: When *[TSSIxTCMR]*<TSTART[1:0]> = 01, do not rewrite *[TSSIxRCMR]* and *[TSSIxRCR]* during transmit operation.

#### 4.2.5. [TSSIxRFMR] (TSSI Receive Data Frame Control Register)

| Bit   | Bit Symbol            | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-----------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | -                     | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15:12 | CMPDS[3:0]            | 0000        | R/W  | Comparison data size<br>The receive data comparison function controls the data size for<br>matching.<br>Compares the receive data and <b>[TSSIxRCR]</b> for the number of<br>bits set in this field. Available when<br><b>[TSSIxRCMR]</b> <rstart[1:0]> = 11.<br/>0x0: 1bit<br/>0x1: 2bits<br/>0x2: 3bits<br/>0x3: 4bits<br/><br/>0xE: 15bits<br/>0xF: 16bits</rstart[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11:8  | RDFC[3:0]             | 0000        | R/W  | <ul> <li>Number of receive data frames</li> <li>In master transmit and receive mode or master receive mode, specifies the number of data frames to transfer. Set this field to "0xF" in transmit and receive mode. In the receive mode, select any value within the settable range.</li> <li>0xF: In receive mode, receive continues until stop processing is performed. In transmit and receive mode, communication start / stop control is the same as in transmit mode.</li> <li>Others: The data frame of <rdfc[3:0]> +1 is transferred.</rdfc[3:0]></li> <li>The FIFO transfer completion interrupt occurs when the number of receive to the FIFO matches this register setting. However, when this register is set to "0xF", an interrupt occur at the time of transfer stop processing.</li> </ul>                               |
| 7:5   | -                     | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4:0   | RDFS[4:0]             | 00000       | R/W  | Receive data frame size<br>Specifies the data frame size of the receive frame. When<br>comparing the receive data ( <i>[TSSIxRCMR]</i> <rstart[1:0]> = 11),<br/>set this field to the data area size of the receive data comparison<br/>format .(Note 2)<br/>The data size is (<rdfs[4:0]> +1) bits, but setting is prohibited<br/>for 3 bits or less.<br/>In the transmit and receive mode, set this field to the same value<br/>as <i>[TSSIxTFMR]</i><tdfs[4:0]>. When comparing receive data<br/>(<i>[TSSIxRCMR]</i><rstart[1:0]> = 11), set this field to the data<br/>area size in <rdfs[4:0]> and set <i>[TSSIxTFMR]</i> <tdfs[4:0]> to<br/>the data frame size<br/>00000 to 00010: Reserved<br/>00011: 4bits<br/>00100: 5bits<br/><br/>11410: 24bite</tdfs[4:0]></rdfs[4:0]></rstart[1:0]></tdfs[4:0]></rdfs[4:0]></rstart[1:0]> |
|       | This register is writ |             |      | 11110: 31bits<br>11111: 32bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Note1: This register is write-protected when the receiver is enabled (*[TSSIxCR1]*<RXSTS> = 1).

Note2: For the receive data comparison format, refer to "3.2 Data frame format".

Note3: *[TSSIxRDRn]* (n = 0, 1, 2, 3) can be accessed after setting this register.

#### 4.2.6. [TSSIxRCR] (TSSI Receive Data Comparison Register)

| Bit   | Bit Symbol  | After Reset | Туре | Function                                                                                                                                                                                                                                                   |
|-------|-------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | -           | 0           | R    | Read as "0".                                                                                                                                                                                                                                               |
| 15:0  | CMPDP[15:0] | 0x0000      | R/W  | Comparison data pattern<br>This value is compared with the receive data when using the<br>receive data comparison function. Set the bits from the MSB side<br>that is out of comparison target by <b>[TSSIxRFMR]</b> <cmpds[3:0]><br/>to "0".</cmpds[3:0]> |

Note 1: The L bits(= **[TSSIxRFMR]**<CMPDS[3:0]>+1) receive data is not stored in the receive FIFO and is compared with the expected value of **[TSSIxRCR]**<CMPDP[15:0]> [L-1: 0]. When the comparison results match, the subsequent data is treated as a data area.

Note 2: When the receiver is enabled (*[TSSIxCR1]*<RXSTS> = 1), this register is write-protected.

Note 3: When *[TSSIxTCMR]* < TSTART[1:0] > = 01, rewriting is prohibited even during transmit operation.

#### 4.2.7. [TSSIxRDMACR] (TSSI Receive DMA Control Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                     |
|------|------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                 |
| 0    | RDMAE      | 0           | R/W  | Receive DMA request control<br>0: Disable<br>1: Enable<br>If there is an entry in the receive FIFO, generates a receive DMA<br>request (TSSIxRXDMAREQ). The type of request is a single<br>transfer request.<br>Note: If this register is enabled, access to <b>[TSSIxRDRn]</b> (n = 0,<br>1,2,3) may occur. |

Note1: This register can be rewritten when no access by DMAC occurs.

Note2: Set **/TSSIxRFMR/**<RDFS[4:0]> before enabling this register.

## 4.2.8. [TSSIxRSR] (TSSI Receive Status Register)

The interrupt signal can be cleared by writing "1" to this register (writing "0" is not effective).

| Bit    | Bit Symbol | After Reset | Туре                                                                                                              | Function                                                                                                                                                                                                                                                                                                                     |
|--------|------------|-------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:6   | -          | 0           | R                                                                                                                 | Read as "0".                                                                                                                                                                                                                                                                                                                 |
| 5 RFUR | 0          | R           | Receive FIFO underrun<br>Clearing by software is required.<br>0: No underrun has occurred<br>1: Underrun occurred |                                                                                                                                                                                                                                                                                                                              |
|        |            |             | W                                                                                                                 | 0: -<br>1: clear                                                                                                                                                                                                                                                                                                             |
| 4      | RFOR       | 0           | R                                                                                                                 | Receive FIFO overrun<br>Clearing by software is required.<br>0: No overrun has occurred<br>1: Overrun occurred<br>No overrun occurs during master receive.                                                                                                                                                                   |
|        |            |             | W                                                                                                                 | 0: -<br>1: clear                                                                                                                                                                                                                                                                                                             |
| 3      | -          | 0           | R                                                                                                                 | Read as "0".                                                                                                                                                                                                                                                                                                                 |
| 2      | RFTF       | 0           | R                                                                                                                 | Receive FIFO threshold flag<br>Shows the status according to the number of FIFO entries and the<br>threshold setting.<br>0: <b>[TSSIxRFLR]</b> <rflvl[2:0]> ≤ <b>[TSSIxRFTLR]</b><rfthd[2:0]><br/>1: <b>[TSSIxRFLR]</b><rflvl[2:0]> &gt; <b>[TSSIxRFTLR]</b><rfthd[2:0]></rfthd[2:0]></rflvl[2:0]></rfthd[2:0]></rflvl[2:0]> |
| 1      | RFNE       | 0           | R                                                                                                                 | Receive FIFO not empty<br>0: Receive FIFO is empty<br>1: Receive FIFO is not empty                                                                                                                                                                                                                                           |
| 0      | RBSY       | 0           | R                                                                                                                 | Receiver operating status<br>0: Waiting<br>1: Operating                                                                                                                                                                                                                                                                      |

#### 4.2.9. [TSSIxRIER] (TSSI Receive Interrupt Enable Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                         |
|------|------------|-------------|------|------------------------------------------------------------------------------------------------------------------|
| 31:8 | -          | 0           | R    | Read as "0".                                                                                                     |
| 7    | RFTEIE     | 0           | R/W  | Enable receive interrupt (INTTSSIxRX) output when receive FIFO transfer is completed.<br>0: Disable<br>1: Enable |
| 6    | -          | 0           | R    | Read as "0".                                                                                                     |
| 5    | RFURIE     | 0           | R/W  | Enable error interrupt (INTTSSIxERR) output when receive FIFO<br>underrun<br>0: Disable<br>1: Enable             |
| 4    | RFORIE     | 0           | R/W  | Enable error interrupt (INTTSSIxERR) output when receive FIFO<br>overrun<br>0: Disable<br>1: Enable              |
| 3    | RCMIE      | 0           | R/W  | Enable receive interrupt (INTTSSIxRX) output when receive data comparison matches<br>0: Disable<br>1: Enable     |
| 2    | RFTFIE     | 0           | R/W  | Enable receive interrupt (INTTSSIxRX) output when receive FIFO<br>threshold flag<br>0: Disable<br>1: Enable      |
| 1    | RFNEIE     | 0           | R/W  | Enable receive interrupt (INTTSSIxRX) output when receive FIFO<br>not empty<br>0: Disable<br>1: Enable           |
| 0    | -          | 0           | R    | Read as "0".                                                                                                     |

Note: Set this register when *[TSSIxCR1]*<RXSTS> = 0.

#### 4.2.10. [TSSIxRFTLR] (TSSI Receive FIFO Threshold Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                    |
|------|------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                |
| 2:0  | RFTHD[2:0] | 000         | R/W  | Receive FIFO threshold<br>Set the threshold for the number of receive FIFO entries.<br>000 to 011<br>When the number of entries in the receive FIFO ( <i>[TSSIxRFLR]</i><br><rflvl[2:0]>) is greater than <rfthd[2:0]>, the receive FIFO<br/>threshold flag (<i>[TSSIxRSR]</i><rftf>) is set to "1".<br/>100~111: Reserved</rftf></rfthd[2:0]></rflvl[2:0]> |

Note: This register is write-protected when the receiver is enabled (*[TSSIxCR1]*<RXSTS> = 1).

#### 4.2.11. [TSSIxRFLR] (TSSI Receive FIFO Entry Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                         |
|------|------------|-------------|------|------------------------------------------------------------------|
| 31:3 | -          | 0           | R    | Read as "0".                                                     |
| 2:0  | RFLVL[2:0] | 000         | R    | Number of receive FIFO entries<br>000 to 100<br>Others: Reserved |

#### 4.2.12. [TSSIxRDR0] (TSSI Receive Data Register 0)

This is an example of **[TSSIxRDR0]**. **[TSSIxRDR1]** to **[TSSIxRDR3]** have the same configuration.

When reading receive data, no matter which address of the receive data registers (*[TSSIxRDR0]* to *[TSSIxRDR3]*) are read, the data held first will be read. Therefore, for example, a continuous read from *[TSSIxRDR0]* and sequential read from *[TSSIxRDR0]* to *[TSSIxRDR3]* are same operation.

| Bit  | Bit Symbol  | After Reset | Туре | Function                                                                                                                                                                                                                      |
|------|-------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | RDAT0[31:0] | 0x00000000  |      | Receive data<br>Reads receive data from receive FIFO.<br>When the data frame size is 31 bits or less, the receive data is<br>justified at the LSB and "0" is read from the MSB.<br>Writing to this register is not effective. |

Note 1: This register can be accessed after setting *[TSSIxRFMR]*<RDFS[4:0]> correctly.

Note 2: When the receive DMA request is enabled, do not read this register by software.

#### 4.2.13. [TSSIxTCMR] (TSSI Transmit Clock / Mode Control Register)

| Bit   | Bit Symbol  | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-------|-------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:10 | -           | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                    |
| 9:8   | TSTART[1:0] | 00          | R/W  | <ul> <li>Transmit start trigger selection</li> <li>00: When <i>[TSSIxCR1]</i><tsts> = 1 and data is prepared in the transmit FIFO, it starts immediately. (master transmit mode)</tsts></li> <li>01: Cooperative operation with receiver (Note 2)</li> <li>(Slave transmit and receive mode)</li> <li>10: TSSIxTFS input (slave transmit mode)</li> <li>11: Reserved</li> </ul> |
| 7     | -           | 0           | R/W  | Write "0"                                                                                                                                                                                                                                                                                                                                                                       |
| 6:4   | -           | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                    |
| 3:2   | TCKOUT[1:0] | 00          | R/W  | Transmit clock output mode selection<br>Select the input / output direction of TSSIxTCK and the gating<br>method at the time of output. (Note 3)<br>00: TSSIxTCK is input, TSSIxTFS is input (slave)<br>01: TSSIxTCK is always clock output, TSSIxTFS is output<br>(master)<br>10: TSSIxTCK is clock output during transfer, TSSIxTFS is<br>output(master)<br>11: Reserved      |
| 1:0   | TCKSEL[1:0] | 00          | R/W  | Transmit clock selection<br>Select the clock used for transmit.<br>00: SCLK (master)<br>01: TSSIxTCK (slave)<br>10: TSSIxRCK (slave)<br>11: Reserved                                                                                                                                                                                                                            |

Note 1: For details on this register setting, refer to "Table 3.1 Operation mode settings and combinations of pins used".

Note 2: When the transmitter is operated cooperatively

- Do not set *[TSSIxRCMR]*<RSTART[1:0]> to "01".
- Set *[TSSIxRCMR]*<RCKSEL[1:0]> = *[TSSIxTCMR]*<TCKSEL[1:0]>.

Note 3: Make port settings. For details on port settings, refer to reference manual "Input / output ports".

Note 4: When the transmit is enabled (*[TSSIxCR1]*<TXSTS> = 1), this register is write-protected.

Note 5: When *[TSSIxRCMR]*<RSTART[1:0]> = 01, do not rewrite during receive operation.

Note 6: When *[TSSIxTCMR]*<TSTART[1:0]> = 01, do not rewrite *[TSSIxRCMR]* and *[TSSIxRCR]* during transmit operation.

#### 4.2.14. [TSSIxTFMR] (TSSI Transmit Data Frame Control Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:5 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4:0  | TDFS[4:0]  | 00000       | R/W  | Transmit data frame<br>Set the data frame size of the transmit frame.<br>The data size is ( <tdfs[4:0]> +1) bits, but setting is prohibited for<br/>3 bits or less. In transmit and receive mode, set the same value<br/>as <b>[TSSIxRFMR]</b><rdfs[4:0]>. When comparing receive data<br/>(<b>[TSSixRCMR]</b><rstart[1:0]> = 11), set <b>[TSSixRFMR]</b><br/><rdfs[4:0]> to the data area size of the receive data comparison<br/>format (Note 2) and set <tdfs[4:0]> to the data frame size.<br/>00000 to 00010: Reserved<br/>00011: 4bits<br/>00100: 5bits<br/><br/>11110: 31bits<br/>11111: 32bits</tdfs[4:0]></rdfs[4:0]></rstart[1:0]></rdfs[4:0]></tdfs[4:0]> |

Note1: This register is write-protected when the transmitter is enabled (*[TSSIxCR1]*<TXSTS> = 1).

Note2: For the receive data comparison format, refer to "3.2. Data frame format".

Note3: *[TSSIxTDRn]* (n = 0,1,2,3) can be accessed after setting this register.

#### 4.2.15. [TSSIxTDMACR] (TSSI Transmit DMA Control Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                           |
|------|------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                       |
| 0    | TDMAE      | 0           | R/W  | Transmit DMA request control<br>0: Disable<br>1: Enable<br>When there is not full in the transmit FIFO, generate a transmit<br>DMA request (TSSIxTXDMAREQ). The type of request is a single<br>transfer request.<br>Note: When this register is enabled, access to <b>[TSSIxTDRn]</b> (n =<br>0, 1,2,3) may occur. |

Note1: This register can be rewritten when no access by DMAC occurs.

Note2: Set *[TSSIxTFMR]*<TDFS[4:0]> before enabling this register.

#### 4.2.16. [TSSIxTSR] (TSSI Transmit Status Register)

The interrupt signals can be cleared by writing "1" to this register (writing "0" is not effective).

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                      |
|------|------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:6 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                  |
| 5    | TFUR       | 0           | R    | Transmit FIFO underrun<br>In the slave, an underrun occurs even if there is no entry in the<br>transmit FIFO when the transmitter is enabled.<br>0: No underrun has occurred<br>1: Underrun occurred<br>Underrun does not occur when master transmit.                                                                         |
|      |            |             | W    | 0: -<br>1: clear                                                                                                                                                                                                                                                                                                              |
| 4    | TFOR       | 0           | R    | Transmit FIFO overrun<br>0: No overrun has occurred<br>1: Overrun occurred                                                                                                                                                                                                                                                    |
|      |            |             | W    | 0: -<br>1: clear                                                                                                                                                                                                                                                                                                              |
| 3    | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                  |
| 2    | TFTF       | 1           | R    | Transmit FIFO threshold flag<br>Shows the status according to the number of FIFO entries and the<br>threshold setting.<br>0: <b>[TSSIxTFLR]</b> <tflvl[2:0]> &gt; <b>[TSSIxTFTLR]</b><tfthd[2:0]><br/>1: <b>[TSSIxTFLR]</b><tflvl[2:0]> ≤ <b>[TSSIxTFTLR]</b><tfthd[2:0]></tfthd[2:0]></tflvl[2:0]></tfthd[2:0]></tflvl[2:0]> |
| 1    | TFNF       | 1           | R    | Transmit FIFO not full<br>0: Transmit FIFO is full<br>1: Transmit FIFO has one or more empty stages                                                                                                                                                                                                                           |
| 0    | TBSY       | 0           | R    | Transmitter operating status<br>0: Waiting<br>1: Operating                                                                                                                                                                                                                                                                    |

#### 4.2.17. [TSSIxTIER] (TSSI Transmit Interrupt Enable Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                    |
|------|------------|-------------|------|-------------------------------------------------------------------------------------------------------------|
| 31:6 | -          | 0           | R    | Read as "0".                                                                                                |
| 5    | TFURIE     | 0           | R/W  | Enable error interrupt (INTTSSIxERR) output by transmit FIFO<br>underrun<br>0: Disable<br>1: Enable         |
| 4    | TFORIE     | 0           | R/W  | Enable error interrupt (INTTSSIxERR) output by transmit FIFO<br>overrun<br>0: Disable<br>1: Enable          |
| 3    | -          | 0           | R    | Read as "0".                                                                                                |
| 2    | TFTFIE     | 0           | R/W  | Enable transmit interrupt (INTTSSIxTX) output by transmit FIFO<br>threshold flag<br>0: Disable<br>1: Enable |
| 1    | TFNFIE     | 0           | R/W  | Enable transmit interrupt (INTTSSIxTX) output by transmit FIFO<br>not full<br>0: Disable<br>1: Enable       |
| 0    | -          | 0           | R    | Read as "0".                                                                                                |

Note: Set this register when *[TSSIxCR1]*<TXSTS> = 0.

#### 4.2.18. *[TSSIxTFTLR]* (TSSI Transmit FIFO Threshold Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                  |
|------|------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3 | -          | 0           | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                              |
| 2:0  | TFTHD[2:0] | 000         | R/W  | Transmit FIFO threshold<br>Set this field to the threshold for the number of transmit FIFO<br>entries.<br>000 to 011<br>Others: Reserved<br>When the number of entries in the transmit FIFO ( <i>[TSSIxTFLR]</i><br><tflvl[2:0]>) is <tfthd[2:0]> or less, the transmit FIFO<br/>threshold flag (<i>[TSSIxTSR]</i><tftf>) is set to "1".</tftf></tfthd[2:0]></tflvl[2:0]> |

Note: This register is write-protected when the transmitter is enabled (*[TSSIxCR1]*<TXSTS> = 1).

#### 4.2.19. [TSSIxTFLR] (TSSI Transmit FIFO Entry Register)

| Bit  | Bit Symbol | After Reset | Туре | Function                                                          |
|------|------------|-------------|------|-------------------------------------------------------------------|
| 31:3 | -          | 0           | R    | Read as "0".                                                      |
| 2:0  | TFLVL[2:0] | 000         | R    | Number of transmit FIFO entries<br>000 to 100<br>Others: Reserved |

#### 4.2.20. [TSSIxTDR0] (TSSI Transmit Data Register 0)

This is an example of [TSSIxTDR0]. [TSSIxTDR1] to [TSSIxTDR3] have the same configuration.

When writing transmit data, no matter which address of the transmit data registers (*[TSSIxTDR0]* to *[TSSIxTDR3]*) is written, the data will be stored at the end of the FIFO. Therefore, for example, continuous writing to *[TSSIxTDR0]* and sequential writing from *[TSSIxTDR0]* to *[TSSIxTDR3]* are same operation.

| Bit  | Bit Symbol  | After Reset | Туре | Function                                                                                                                                                             |
|------|-------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | TDAT0[31:0] | 0x00000000  |      | Transmit data<br>Write transmit data to the transmit FIFO.<br>When the data frame size is less than 32 bits, justify it to the LSB<br>side.<br>Read as "0x00000000". |

Note 1: This register can be accessed after setting *[TSSIxTFMR]*<TDFS[4:0]> correctly.

Note 2: When the transmit DMA request is enabled, do not write to this register by software.

# 5. Example of usages









# 5.1. Master transmit

Table 5.1 shows the procedure when using the TSSI for master transmit.

| Step | Operation                                  | Description                                                                                                                                                                                                                                                                                                          | Note    |
|------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1    | Ceck the disable of transmitter            | If either <b>[TSSIxCR1]</b> <txsts> or <b>[TSSIxTSR]</b><tbsy> is "1", go to Step-1a.<br/>Otherwise, go to Step-2.</tbsy></txsts>                                                                                                                                                                                    | -       |
| 1a   | Processing of<br>disable at<br>transmitter | If <b>[TSSIxCR1]</b> <txsts> = 1, write <b>[TSSIxCR1]</b><txen[1:0]> = 10,11.<br/>Wait until <b>[TSSIxCR1]</b><txsts> = 0 and <b>[TSSIxTSR]</b><tbsy> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><txen[1:0]>, perform a software<br/>reset on the transmitter.</txen[1:0]></tbsy></txsts></txen[1:0]></txsts> | -       |
| 2    | Check and clear<br>error status            | If any bit of <i>[TSSIxTSR]</i> is read as "1", perform error processing as necessary. When error handling is not required, write "0xFFFFFFF" to this register to clear the error flag.                                                                                                                              | (Note1) |

Table 5.1 Setup procedure for master transmit

| 3 | In the master<br>Transmit settings        | Please set registers as follows.<br>Set [TSSIxCPR] <div[7:0]> to dividing value<br/>[TSSIxTCMR]<tcksel[1:0]> = 00 (Bit clock is SCLK)<br/>[TSSIxTCMR]<tckout[1:0]> = 01,10 (TSSIxTCK, TSSIxTFS<br/>output)<br/>[TSSIxTCMR]<tstart[1:0]> = 00 (Transfer starts when ready)<br/>Set [TSSIxTFMR]<tdfs[4:0]> to data frame size<br/>Set [TSSIxTFTLR] <tfthd[2:0]> in the transmit FIFO threshold<br/>value if necessary<br/>Set [TSSIxTIER] with interrupt notification if necessary<br/>[TSSIxTDMACR]<tdmae>=0</tdmae></tfthd[2:0]></tdfs[4:0]></tstart[1:0]></tckout[1:0]></tcksel[1:0]></div[7:0]> | -       |
|---|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 4 | Processing of<br>enable at<br>transmitter | Write "01" to <b>[TSSIxCR1]</b> <txen[1:0]> and wait for <b>[TSSIxCR1]</b><br/><txsts> = 1.</txsts></txen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |
| 5 | Transmit<br>processing                    | Write to <b>[TSSIxTDR0]</b> for the required number of data frames, checking that the transmit FIFO has stages.<br>Check the stages of the transmit FIFO by using <b>[TSSIxTSR]</b> <tftf>, <tfnf> or the corresponding interrupt.<br/>When that data is stored in the transmit FIFO, the TSSI outputs communication data to the outside in a sequential order.</tfnf></tftf>                                                                                                                                                                                                                     | (Note2) |
| 6 | Check transfer<br>completion              | Check that <b>[TSSIxTSR]</b> <tbsy> = 0.</tbsy>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |
| 7 | Transmit<br>processing<br>(repetition)    | To perform the transmit process again, repeat Steps 5 and 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Note2) |

Note1: When an error has occurred, a software reset is required for the corresponding function block.

Note2: In master transmit, transmit processing can be suspended. When "10" is written to **[TSSIxCR1]** <TXEN[1:0]>, the transmitter stops after transmit current processing data frame. To restart, write "01" to **[TSSIxCR1]**<TXEN[1:0]>.

## 5.2. Master receive

Table 5.2 shows the procedure when using the TSSI for master receive.

|      | Id                                    | ble 5.2 Setup procedure for master receive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |
|------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Step | Operation                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Note    |
| 1    | Check the disable of receiver         | If either <b>[TSSIxCR1]</b> <rxsts> or <b>[TSSIxRSR]</b><rbsy> is "1", go to<br/>Step-1a.<br/>Otherwise, go to Step-2.</rbsy></rxsts>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -       |
| 1a   | Processing of disable at receiver     | If <b>[TSSIxCR1]</b> <rxsts> = 1, write <b>[TSSIxCR1]</b><rxen[1:0]> = 10,11.<br/>Wait until <b>[TSSIxCR1]</b><rxsts> = 0 and <b>[TSSIxRSR]</b><rbsy> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><rxen[1:0]>, perform a software reset on the receiver.</rxen[1:0]></rbsy></rxsts></rxen[1:0]></rxsts>                                                                                                                                                                                                                                                                                                                                                     | -       |
| 2    | Check and clear<br>error status       | If any bit of <b>[TSSIxRSR]</b> is read as "1", perform error processing as necessary. When error handling is not required, write "0xFFFFFFF" to this register to clear the error flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (Note1) |
| 3    | In the master<br>receive settings     | Please set registers as follows.<br>Set [TSSIxCPR] <div[7:0]> to dividing value<br/>[TSSIxRCMR]<rcksel[1:0]> = 00 (Bit clock is SCLK)<br/>[TSSIxRCMR]<rckout[1:0]> = 01,10 (TSSIxRCK, TSSIxRFS<br/>output)<br/>[TSSIxRCMR]<rstart[1:0]> = 00 (Transfer starts when ready)<br/>Set [TSSIxRFMR]<rdfs[4:0]> to data frame size<br/>Set [TSSIxRFMR]<rdfc[3:0]> in the number of data frames<br/>Set [TSSIxRFTLR]<rfthd[2:0]> in the receive FIFO threshold if<br/>necessary<br/>Set [TSSIxRIER] with interrupt notification if necessary<br/>[TSSIxRDMACR]<rdmae>=0</rdmae></rfthd[2:0]></rdfc[3:0]></rdfs[4:0]></rstart[1:0]></rckout[1:0]></rcksel[1:0]></div[7:0]> | -       |
| 4    | Processing of<br>enable at receiver   | Write "01" to <b>[TSSIxCR1]</b> <rxen[1:0]> and wait for <b>[TSSIxCR1]</b><br/><rxsts> = 1.</rxsts></rxen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |
| 5    | Receive<br>processing                 | TSSI communicates with the outside and receive data when the receive FIFO has empty stages and the specified number of receive data frames has not been reached.<br>The software reads from <b>[TSSIxRDR0]</b> for the required number of data frames, checking that there is an entry in the receive FIFO.<br>Check the status of the receive FIFO entry using <b>[TSSIxRSR]</b> <rftf>, <rfne> or the corresponding interrupt.</rfne></rftf>                                                                                                                                                                                                                    | (Note2) |
| 6    | Receive end processing                | When <b>[TSSIxRFMR]</b> <rdfc[3:0]> = 0xF is set, the receiver<br/>completes the receive process by writing <b>[TSSIxCR1]</b><rxen[1:0]> =<br/>10.<br/>When <b>[TSSIxRFMR]</b><rdfc[3:0]> ≠ 0xF, the receiver stops after<br/>storing the specified number of data frames to the receive FIFO.</rdfc[3:0]></rxen[1:0]></rdfc[3:0]>                                                                                                                                                                                                                                                                                                                                | -       |
| 7    | Check receive<br>completion           | Check that <b>[TSSIxRSR]</b> <rbsy> = 0.</rbsy>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |
| 8    | Receive<br>processing<br>(repetition) | To perform the receiving process again, repeat Steps 4, 5, 6, and 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -       |

| Table 5.2 Setup procedure for master receive | Table 5.2 | Setup procedure for master receive |
|----------------------------------------------|-----------|------------------------------------|
|----------------------------------------------|-----------|------------------------------------|

Note 1: When an error has occurred, a software reset is required for the corresponding function block.

Note 2: In master receive, receive processing can be suspended. When "10" is written to **[TSSIxCR1]** 

<RXEN[1:0]>, the receiver stops after receive current processing data frame. To restart, write "01" to [*TSSIxCR1*]<RXEN[1:0]>.

# **5.3. Master transmit and receive**

Table 5.3 shows the procedure when using the TSSI for master transmit and receive.

|      | Table 5.3                                           | Setup procedure for master transmit and receive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |
|------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Step | Operation                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Note   |
| 1    | Check the disable at transmitter and receiver       | If any of <b>[TSSIxCR1]</b> <txsts>, <b>[TSSIxTSR]</b><tbsy>, <b>[TSSIxCR1]</b><br/><rxsts>, <b>[TSSIxRSR]</b><rbsy> is "1", go to Step-1a.<br/>Otherwise, go to Step-2.</rbsy></rxsts></tbsy></txsts>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -      |
| 1a   | Processing of<br>disable at transmit<br>and receive | If <b>[TSSIxCR1]</b> <txsts> = 1, write <b>[TSSIxCR1]</b><txen[1:0]> = 10,11.<br/>Wait until <b>[TSSIxCR1]</b><txsts> = 0 and <b>[TSSIxTSR]</b><tbsy> = 0.<br/>If "11" is written to <b>[TSSIxCR1]</b><txen[1:0]>, perform a software<br/>reset on the transmitter.<br/>When <b>[TSSIxCR1]</b><rxsts> = 1, write <b>[TSSIxCR1]</b><rxen[1:0]> =<br/>10,11.<br/>Wait until <b>[TSSIxCR1]</b><rxsts> = 0 and <b>[TSSIxRSR]</b><rbsy> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><rxen[1:0]>, perform a software<br/>reset on the receiver.</rxen[1:0]></rbsy></rxsts></rxen[1:0]></rxsts></txen[1:0]></tbsy></txsts></txen[1:0]></txsts>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -      |
| 2    | Check and clear<br>error status                     | Read <b>[TSSIxTSR]</b> and <b>[TSSIxRSR]</b> , and if there is a bit that becomes "1", perform error processing as necessary. When error processing is not required, write "0xFFFFFFF" to these registers to clear the error flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (Note) |
| 3    | In the master<br>transmit and<br>receive settings   | Please set registers as follows.<br>Set [TSSIxCPR] <div[7:0]> to dividing value<br/>[TSSIxTCMR]<tcksel[1:0]> = 00 (Bit clock is SCLK)<br/>[TSSIxRCMR]<rcksel[1:0]> = 00 (Bit clock is SCLK)<br/>[TSSIxTCMR]<rckout[1:0]> = 01,10 (TSSIxTCK, TSSIxTFS<br/>output)<br/>[TSSIxRCMR]<rckout[1:0]> = 00 (TSSIxRCK, TSSIxRFS input:<br/>not used)<br/>[TSSIxTCMR]<tstart[1:0]> = 00 (Transfer starts when the<br/>transmitter is ready)<br/>[TSSIxRCMR]<rstart[1:0]> = 01 (Use trigger of transmitter)<br/>Set [TSSIxRFMR]<rdfs[4:0]> to data frame size<br/>Set [TSSIxRFMR]<rdfs[4:0]> in the same value as<br/>[TSSIxTFMR]<rdfs[4:0]> = 0xF (no specification of the number of<br/>receive data frames)<br/>Set [TSSIxRFCR]<rfthd[2:0]> in the transmit FIFO threshold if<br/>necessary.<br/>Set [TSSIxTFCR]<tfthd[2:0]> in the same value as<br/>[TSSIxTFIR] with interrupt notification if necessary.<br/>Set [TSSIxTIER] with interrupt notification if necessary.<br/>Set [TSSIxRFIR]<tdmae>=0<br/>[TSSIxRFMACR]<rdmae>=0</rdmae></tdmae></tfthd[2:0]></rfthd[2:0]></rdfs[4:0]></rdfs[4:0]></rdfs[4:0]></rstart[1:0]></tstart[1:0]></rckout[1:0]></rckout[1:0]></rcksel[1:0]></tcksel[1:0]></div[7:0]> | -      |
| 4    | Enable of<br>transmitter and<br>receiver            | Write "01" to <b>[TSSIxCR1]</b> <txen[1:0]> and <rxen[1:0]> each. After that, check that both <b>[TSSIxCR1]</b><txsts> and <rxsts> are "1".</rxsts></txsts></rxen[1:0]></txen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -      |
| 5    | Processing of<br>transmit and<br>receiver           | Write to <i>[TSSIxTDR0]</i> for the required number of data frames, checking that the transmit FIFO has stages.<br>Check the stages of the transmit FIFO by using <i>[TSSIxTSR]</i><br><tftf>, <tfnf> or the corresponding interrupt.<br/>When that data is stored in the transmit FIFO, the TSSI outputs<br/>communication data to the outside in a sequential order. In transmit<br/>and receive mode, the TSSI receives and transmits communication<br/>data at the same time. The software reads from <i>[TSSIxRDR0]</i> for the<br/>required number of data frames, checking that there is an entry in the<br/>receive FIFO. Check the status of the receive FIFO entry using<br/><i>[TSSIxRSR]</i><rftf>, <rfne> or the corresponding interrupt.</rfne></rftf></tfnf></tftf>                                                                                                                                                                                                                                                                                                                                                                                                                     | -      |

Table 5.3 Setup procedure for master transmit and receive



| 6 | Check the<br>transmit and<br>receive<br>completion    | Check that <b>[TSSIxTSR]</b> <tbsy> = 0 and <b>[TSSIxRSR]</b><rbsy> = 0.</rbsy></tbsy> | - |
|---|-------------------------------------------------------|----------------------------------------------------------------------------------------|---|
| 7 | Transmit and<br>receive<br>processing<br>(repetition) | To perform transmit and receive processing again, repeat Steps 5 and 6.                | - |

Note: When an error has occurred, a software reset is required for the corresponding function block.

# 5.4. Slave transmit

| Table 5.4 shows the | procedure when | using the TSS | for slave transmit. |
|---------------------|----------------|---------------|---------------------|
|---------------------|----------------|---------------|---------------------|

| Table 5.4         Setup procedure for slave transmit |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |
|------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Step                                                 | Operation                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Note    |
| 1                                                    | Check the disable at transmitter           | If either <b>[TSSIxCR1]</b> <txsts> or <b>[TSSIxTSR]</b><tbsy> is "1", go to Step-1a.<br/>Otherwise, go to Step-2.</tbsy></txsts>                                                                                                                                                                                                                                                                                                                                                                                                               | -       |
| 1a                                                   | Processing of<br>disable at<br>transmitter | Wait for <b>[TSSIxTSR]</b> <tbsy> = 0.<br/>When <b>[TSSIxCR1]</b><txsts> = 1, write <b>[TSSIxCR1]</b><txen[1:0]> = 10,11.<br/>Wait until <b>[TSSIxCR1]</b><txsts> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><txen[1:0]>, perform a software reset on the transmitter.</txen[1:0]></txsts></txen[1:0]></txsts></tbsy>                                                                                                                                                                                                                    | (Note1) |
| 2                                                    | Check and clear<br>error status            | If any bit of <b>[TSSIxTSR]</b> is read as "1", perform error processing as necessary. When error handling is not required, write "0xFFFFFFF" to this register to clear the error flag.                                                                                                                                                                                                                                                                                                                                                         | (Note2) |
| 3                                                    | In the slave<br>transmit settings          | Please set registers as follows.<br>[TSSIxTCMR] <tcksel[1:0]> = 01 (Bit clock input is TSSIxTCK)<br/>[TSSIxTCMR]<tckout[1:0]> = 00 (TSSIxTCK, TSSIxTFS input)<br/>[TSSIxTCMR]<tstart[1:0]> = 10 (Transfer starts when TSSIxTFS<br/>is detected)<br/>Set [TSSIxTFMR]<tdfs[4:0]> to data frame size<br/>Set [TSSIxTFCR]<tfthd[2:0]> in the transmit FIFO threshold if<br/>necessary.<br/>Set [TSSIxTIER] with the interrupt if necessary.<br/>[TSSIxTDMACR]<tdmae> = 0</tdmae></tfthd[2:0]></tdfs[4:0]></tstart[1:0]></tckout[1:0]></tcksel[1:0]> | -       |
| 4                                                    | Processing of<br>enable at<br>transmitter  | Write "01" to <b>[TSSIxCR1]</b> <txen[1:0]> and wait for <b>[TSSIxCR1]</b><br/><txsts> = 1.</txsts></txen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                 | (Note1) |
| 5                                                    | Transmit<br>processing                     | Write to <b>[TSSIxTDR0]</b> for the required number of data frames, checking that the transmit FIFO has stages.<br>Check the stages of the transmit FIFO by using <b>[TSSIxTSR]</b><br><tftf>, <tfnf> or the corresponding interrupt.</tfnf></tftf>                                                                                                                                                                                                                                                                                             | (Note3) |
| 6                                                    | Check the tranmit completion               | If necessary, check that <b>[TSSIxSR]</b> <tbsy> = 0 after writing data of the required number of data frames to the transmit FIFO.</tbsy>                                                                                                                                                                                                                                                                                                                                                                                                      | -       |
| 7                                                    | Transmit<br>processing<br>(repetition)     | To perform the transmit request from the external master repeatedly, repeat Steps 5 and 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Note3) |

| Table 5.4 | Setup | procedure | for slave | transmit |
|-----------|-------|-----------|-----------|----------|
|-----------|-------|-----------|-----------|----------|

Note 1: Enable / disable the function on the slave when the external master is stopped.

Note 2: When an error has occurred, a software reset is required for the corresponding function block.

Note 3: The slave transmitter transmits the transmit FIFO data according to a communication request from the external master. Therefore, when the transmit FIFO is not ready for the communication request of the external master, an underrun error will occur.

# 5.5. Slave receive

Table 5.5 shows the procedure when using the TSSI for slave receive.

| 01   | Table 5.5 Setup procedure for slave receive |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |  |  |
|------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
| Step | Operation                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Note    |  |  |
| 1    | Check the disable at receiver               | If either <b>[TSSIxCR1]</b> <rxsts> or <b>[TSSIxRSR]</b><rbsy> is "1", go to<br/>Step-1a.<br/>Otherwise, go to Step-2.</rbsy></rxsts>                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |  |  |
| 1a   | Processing of disable at receiver           | Wait for <b>[TSSIxRSR]</b> <rbsy> = 0.<br/>When <b>[TSSIxCR1]</b><rxsts> = 1, write <b>[TSSIxCR1]</b><rxen[1:0]> = 10,11.<br/>Wait until <b>[TSSIxCR1]</b><rxsts> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><rxen[1:0]>, perform a software reset on the receiver.</rxen[1:0]></rxsts></rxen[1:0]></rxsts></rbsy>                                                                                                                                                                                                                               | (Note1) |  |  |
| 2    | Check and clear<br>error status             | If any bit of <b>[TSSIxRSR]</b> is read as "1", perform error processing as necessary. When error handling is not required, write "0xFFFFFFF" to this register to clear the error flag.                                                                                                                                                                                                                                                                                                                                                                 | (Note2) |  |  |
| 3    | In the slave<br>receive settings            | Please set registers as follows.<br>[TSSIxRCMR] <rcksel[1:0]> = 10 (Bit clock is TSSIxRCK input)<br/>[TSSIxRCMR]<rckout[1:0]> = 00 (TSSIxRCK, TSSIxRFS input)<br/>[TSSIxRCMR]<rstart[1:0]> = 10 (Transfer starts when TSSIxRFS<br/>is detected)<br/>Set [TSSIxRFMR]<rdfs[4:0]> to data frame size<br/>Set [TSSIxRFCR]<rfthd[2:0]> in the receive FIFO threshold if<br/>necessary.<br/>Set [TSSIxRIER] with interrupt notification if necessary.<br/>[TSSIxRDMACR]<rdmae> = 0</rdmae></rfthd[2:0]></rdfs[4:0]></rstart[1:0]></rckout[1:0]></rcksel[1:0]> | -       |  |  |
| 4    | Processing of<br>enable at receiver         | Write "01" to <i>[TSSIxCR1]</i> <rxen[1:0]> and wait for <i>[TSSIxCR1]</i><br/><rxsts> = 1.</rxsts></rxen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                         | (Note1) |  |  |
| 5    | Receive<br>processing                       | The software reads from <b>[TSSIxRDR0]</b> for the required number of data frames, checking that there is an entry in the receive FIFO. Check the status of the receive FIFO entry using <b>[TSSIxRSR]</b> <rftf>, <rfne> or the corresponding interrupt.</rfne></rftf>                                                                                                                                                                                                                                                                                 | (Note3) |  |  |
| 6    | Check the receive completion                | If necessary, read the required number of data frames from the receive FIFO, and then check that <b>[TSSIxRSR]</b> <rbsy> = 0.</rbsy>                                                                                                                                                                                                                                                                                                                                                                                                                   | -       |  |  |
| 7    | Receive<br>processing<br>(repetition)       | To perform the receive request from the external master repeatedly, repeat Steps 5 and 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Note3) |  |  |

Note 1: Enable / disable the function on the slave when the external master is stopped.

Note 2: When an error has occurred, a software reset is required for the corresponding function block.

Note 3: The slave receiver stores data in the receive FIFO according to a communication request from the external master. Therefore, when the receive FIFO is not ready for the communication request from the external master, an overrun error will occur.

# 5.6. Slave transmit and receive

Table 5.6 shows the procedure when using the TSSI for slave transmit and receive.

|      | Table 5.6         Setup procedure for slave transmit and receive |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |
|------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Step | Operation                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Note    |  |
| 1    | Check the disable<br>at transmitter and<br>receiver              | If any of <b>[TSSIxCR1]</b> <txsts>, <b>[TSSIxTSR]</b><tbsy>, <b>[TSSIxCR1]</b><br/><rxsts>, <b>[TSSIxRSR]</b><rbsy> is "1", go to Step-1a.<br/>Otherwise, go to Step-2.</rbsy></rxsts></tbsy></txsts>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -       |  |
| 1a   | Processing of<br>disable at transmit<br>and receive              | Wait for <b>[TSSIxTSR]</b> <tbsy> = 0.<br/>When <b>[TSSIxCR1]</b><txsts> = 1, write <b>[TSSIxCR1]</b><txen[1:0]> =<br/>10,11.<br/>Wait until <b>[TSSIxCR1]</b><txsts> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><txen[1:0]>, perform a software<br/>reset on the transmitter.<br/>Wait for <b>[TSSIxRSR]</b><rbsy> = 0.<br/>When <b>[TSSIxCR1]</b><rxsts> = 1, write <b>[TSSIxCR1]</b><rxen[1:0]> =<br/>10,11.<br/>Wait until <b>[TSSIxCR1]</b><rxsts> = 0.<br/>When "11" is written to <b>[TSSIxCR1]</b><rxen[1:0]>, perform a software<br/>reset on the receiver.</rxen[1:0]></rxsts></rxen[1:0]></rxsts></rbsy></txen[1:0]></txsts></txen[1:0]></txsts></tbsy>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Note1) |  |
| 2    | Check and clear<br>error status                                  | Read <b>[TSSIxTSR]</b> and <b>[TSSIxRSR]</b> , and when there is a bit that is set to "1", perform error processing as necessary. When error handling is not required, write "0xFFFFFFFF" to this register to clear the error flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (Note2) |  |
| 3    | In the slave<br>transmit and<br>receive settings                 | Please set registers as follows.<br>[TSSIxTCMR] <tcksel[1:0]> = 10 (Bit clock is TSSIxRCK input)<br/>[TSSIxRCMR]<rcksel[1:0]> = 10 (Bit clock is TSSIxRCK input)<br/>[TSSIxTCMR]<tckout[1:0]> = 00 (TSSIxTCK, TSSIxTFS input:<br/>not used)<br/>[TSSIxRCMR]<rckout[1:0]> = 00 (TSSIxRCK, TSSIxRFS input)<br/>[TSSIxTCMR]<rckout[1:0]> = 01 (Use trigger of receiver)<br/>[TSSIxTCMR]<rstart[1:0]> = 10 (Transfer starts when TSSIxRFS<br/>is detected)<br/>Set [TSSIxTFMR]<rdfs[4:0]> to data frame size<br/>Set [TSSIxTFMR]<rdfs[4:0]> in the same value as<br/>[TSSIxTFMR]<tdfs[4:0]><br/>Set [TSSIxTFCR]<rfthd[2:0]> in the transmit FIFO threshold if<br/>necessary.<br/>Set [TSSIxTFCR]<rfthd[2:0]> in the same value as<br/>[TSSIxTFCR]<tfthd[2:0]> in the same value as<br/>[TSSIxTFCR]<tfthd[2:0]> if necessary.<br/>Set [TSSIxTFCR]<tfthd[2:0]> if necessary.<br/>Set [TSSIxTIER] with interrupt notification if necessary.<br/>Set [TSSIxTIER] with interrupt notification if necessary.<br/>[TSSIxTDMACR]<tdmae> = 0<br/>[TSSIxRDMACR]<rdmae> = 0</rdmae></tdmae></tfthd[2:0]></tfthd[2:0]></tfthd[2:0]></rfthd[2:0]></rfthd[2:0]></tdfs[4:0]></rdfs[4:0]></rdfs[4:0]></rstart[1:0]></rckout[1:0]></rckout[1:0]></tckout[1:0]></rcksel[1:0]></tcksel[1:0]> | -       |  |
| 4    | Enable of<br>transmitter and<br>receiver                         | Write "01" to <b>[TSSIxCR1]</b> <txen[1:0]> and <rxen[1:0]>, and wait for each of <b>[TSSIxCR1]</b><txsts> and <rxsts> to become "1".</rxsts></txsts></rxen[1:0]></txen[1:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (Note1) |  |
| 5    | Processing of<br>transmit and<br>receiver                        | Write to <b>[TSSIxTDR0]</b> for the required number of data frames, checking that the transmit FIFO has stages.<br>Check the stages of the transmit FIFO by using <b>[TSSIxTSR]</b><br><tftf>, <tfnf> or the corresponding interrupt.<br/>In transmit and receive mode, the TSSI receives and transmits<br/>communication data at the same time. The software reads from<br/><b>[TSSIxRDR0]</b> for the required number of data frames, checking that<br/>there is an entry in the receive FIFO. Check the existence of the<br/>receive FIFO entry using <b>[TSSIxRSR]</b><rftf>, <rfne> or the<br/>corresponding interrupt.</rfne></rftf></tfnf></tftf>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (Note3) |  |

| Table 5.6 | Setup procedure for slave transmit and receive |
|-----------|------------------------------------------------|
|           |                                                |

| 6 | Check the<br>transmit and<br>receive<br>completion    | If necessary, after writing data of the required number of data frames to the transmit FIFO and reading data of the required number of data frames from the receive FIFO, check that both <i>[TSSIxTSR]</i> <tbsy> and <i>[TSSIxRSR]</i> <rbsy> are "0".</rbsy></tbsy> | -       |
|---|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7 | Transmit and<br>receive<br>processing<br>(repetition) | To perform the transmit and receive request from the external master repeatedly, repeat Steps 5 and 6.                                                                                                                                                                 | (Note3) |

Note 1: Enable / disable the function on the slave when the external master is stopped.

Note 2: When an error has occurred, a software reset is required for the corresponding function block.

Note 3: The slave transmitter and the receiver transmits the data of the transmit FIFO and store the receive data in the receive FIFO according to the communication request from the external master. Therefore, when the FIFO is not ready for the communication request of the external master, a transmit FIFO underrun or receive FIFO overrun error will occur.

# 5.7. Transfer procedure by using DMAC

The difference from the procedure shown in chapters 5.1 to 5.6 is shown below.

- (1) Step-1 to Step-4 of each procedure, the setup procedure are basically the same as when using a CPU. However FIFO not full / not empty interrupts are not used.
- (2) Set the transfer settings on the DMAC as Step-5.
- (3) As Step-6, write "1" to *[TSSIxTDMACR]*<TDMAE> in transmit mode, write "1" to *[TSSIxRDMACR]* <RDMAE> in receive mode, and both in transmit and receive mode.
- (4) As Step-7, there is the judgment of transfer completion. In receive mode or transmit and receive mode, the completion of entire transfer is checked by DMAC transfer completion. In the transmit mode, check the transfer completion on the TSSI (*JTSSIxTSRJ*<TBSY>) after checking the DMAC transfer completion.
- Note1: The TSSI generates a single transfer request to the DMAC according to the empty stages of the transmit FIFO and the receive FIFO by setting **/TSSIxTDMACR/**<TDMAE> = 1 or **/TSSIxRDMACR/**<RDMAE> = 1. This DMA request does not depend on the function status of the transmitter and receiver (**/TSSIxCR1**/ <TXSTS>, <RXSTS>). Even when each function block is disabled, the DMAC can access the FIFO by setting **/TSSIxTDMACR/**<TDMAE> or **/TSSIxRDMACR/**<RDMAE>.
- Note2: In the case of the master, communication can be suspended setting *[TSSIxCR1]*<TXEN[1:0]>, <RXEN[1:0]>.
- Note3: In the case of a slave, enable / disable the function block by **[TSSIxCR1]**<TXEN[1:0]>, <RXEN[1:0]> when the external master is not communicating.

# 5.8. Receive data comparison function in slave receive or transmit and receive

In the slave receive mode, the receive data comparison function can be used by setting **[TSSIxRCMR]** <RSTART[1:0]> = 11 (use the receive data comparison function).

In the slave transmit and receive mode, the receive data comparison function can be used by setting [TSSIxTCMR]<TSTART[1:0]> = 01 (use the trigger of the receiver) and [TSSIxRCMR]<RSTART[1:0]> = 11 (use receive data comparison function).

The receive data comparison function receives data after detecting assertion of the TSSIxRFS input. The receive data of m (= |TSSIxRFMR|<CMPDS[3:0]>+1) bits is not stored in the receive FIFO, but is compared with [m-1: 0] of the receive data comparison register |TSSIxRCR|<CMPDP[15:0]>. When the comparison results match, the subsequent data is treated as a data area.

When there is a mismatch, the TSSI ignores subsequent data. When the TSSIxRFS input is asserted again, the next receive data is compared.

# 6. Precautions and requests for use

• Do not access addresses to which no registers have been assigned.



# 7. Revision History

Table 7.1 Revision History

| Revision | Date       | Description   |
|----------|------------|---------------|
| 1.0      | 2020-11-16 | First release |

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without
  limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF
  NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/