# Tips for Selecting Level Shifters (Voltage Translation ICs) ### **Outline:** This application note discusses how to select the right level shifter (also known as voltage translation IC). An electronic circuit board that consists of multiple voltage domains requires up, down, or up/down translation. ## **Table of Contents** ### **Contents** | Outline: | 1 | |----------------------------------------------------------------------------------------------------------------------------------------------------|------| | Table of Contents | 2 | | 1. Introduction: Why are level shifters necessary? | 5 | | 2 . Types of level shifters | 7 | | 2.1 TTL-level input | 7 | | 2.2 Input-tolerant function | 9 | | 2.3 Open-drain ICs (unidirectional up and down translation) | . 10 | | 3. How to select level shifters | .12 | | 4. Examples of selecting Toshiba's level shifters | .13 | | 4.1 Case 1: Example of up translation using an IC with a TTL-level input (unidirectional/single power supply) | | | 4.2 Case 2: Example of up translation using an IC with an open-drain output (unidirectional, single power supply) | . 15 | | 4.3 Case 3: Example of up translation using an IC with an LVTTL-level input (unidirectional, single power supply) | . 16 | | 16 | | | 4.4 Case 4: Example of up translation using a dedicated level shifter IC (buffer-type) IC (unidirectional, dual power supplies) | . 17 | | 4.5 Case 5: Down translation using an IC with an input-tolerant function (unidirectional, single power supply) | | | 4.6 Case 6: Example of down translation using an IC with an input-tolerant function and an open-drain output (unidirectional, single power supply) | . 19 | | 4.7 Case 7: Example of up/down translation using a dual-supply bidirectional level-shifting bus buffer | 20 | | 4.8 Case 8: Example of up/down translation using a dual-supply level shift bus switch | . 22 | | 5. Application examples | .24 | | 5.1 Replacing discrete MOSFETs with a dedicated level shifter | . 24 | | 5.2 Level-shifting for various interfaces (SPI, UART, I <sup>2</sup> C, etc.) | . 24 | | 5.2.1 Example of level-shifting for a four-line UART interface | 25 | | 5.2.2 Example of level-shifting for a two-line UART interface | 26 | | 5.2.3 Example of level-shifting for an I <sup>2</sup> C interface | 27 | | 5.2.4 Examples of level-shifting for an SPI interface | 28 | | Conclusion | .29 | | Appendix Lists of products and packages | .30 | | RESTRICTIONS ON PRODUCT USE | .36 | # **List of Figures** | Figure 1 Why are level shifters necessary?6 | |------------------------------------------------------------------------------------------------------------------------------------------| | Figure 2 TTL-level inputs (5-V TTL and 3.3-V LVTTL)8 | | Figure 3 Equivalent input circuits and operating ranges of ICs with and without an input-tolerant function9 | | Figure 4 IC without an output-tolerant function (power-down protection)10 | | Figure 5 Examples of up and down translation using ICs with an open-drain output11 | | Figure 6 Steps for selecting a level shifter | | Figure 7 Example of up translation using an IC with a TTL-level input14 | | Figure 8 Example of up translation using an IC with an open-drain output (74LCX05)15 | | Figure 9 Example of up translation from ultralow voltage using an IC with an LVTTL-level input (7UL1T34) | | Figure 10 Example of up translation using a dual-supply dedicated level shifter IC (TC7SP3125) | | Figure 11 Example of down translation using an IC with an input-tolerant function (TC7SZ34)18 | | Figure 12 Example of down translation using an IC with an input-tolerant function and an open-<br>drain output (74VHCV05) | | Figure 13 Case 7: Example of up/down translation using a dual-supply bidirectional dedicated level shifter IC (buffer-type) (TC7MP3125) | | Figure 14 Example of voltage translation (Case 8: Dual-supply level-shifting bus switch) 23 | | Figure 15 Example of level-shifting using a dual-supply level shift bus switch | | Figure 16 Example of level-shifting for a four-line UART interface | | Figure 17 Example of level-shifting for a two-line UART interface | | Figure 18 Example of level-shifting for an I <sup>2</sup> C interface | | Figure 19 Examples of level-shifting for an SPI interface | | List of Tables | | Table 1 Eight scenarios for selecting Toshiba's level shifters | | Table 2 Case 1 (up translation, unidirectional, single power supply): 2 V (TTL) to $5\pm0.5$ V 14 | | Table 3 Case 2 (unidirectional, up translation, single power supply): Arbitrary range from $V_{I^+}$ minimum to $V_{\text{OUT}}$ maximum | | Table 4 Case 3 (unidirectional, up translation, single power supply): TTL/LVTTL input level to | | V <sub>CC</sub> (opr.) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Table 5 Case 4 (unidirectional, up translation, dual power supplies: $V_{IH}$ minimum to 3.6 V) 17 | | Table 6 Case 5 (unidirectional, down translation, single power supply): Maximum voltage tolerated by the input to $V_{CC}(opr.)$ | | Table 7 Case 6 (unidirectional, down translation, single power supply): Arbitrary range from a voltage range tolerated by the input (3.6 to 5.5) to $V_{CC}(opr.)$ | | Table 8 Case 7: A dual-supply bidirectional bus buffer or a dedicated level shifter IC (bidirectional, up/down translation, dual power supplies: $V_{CCA} \Leftrightarrow V_{CCB}$ ) | | Table 9: Case 8 Dual-supply level shift bus switches (bidirectional, up/down translation, dual power supplies: $V_{CCA} \Leftrightarrow V_{CCB}$ ) | | Table 10 Level-shifting for various industry-standard interfaces (recommended products) 24 | ### 1. Introduction: Why are level shifters necessary? Nowadays, electronic systems are becoming ever faster and more versatile while becoming progressively smaller and less power-consuming. This trend is driving the need for semiconductor devices with the same characteristics. To meet these requirements, semiconductor fabs have been shrinking manufacturing processes, especially for LSI chips at the heart of electronic systems. Accompanying process shrinking, migration to low-voltage devices is progressing partly because of the low withstand voltage of small-geometry processes (due to the effects of internal electric fields) and partly because of the market demand for reducing power consumption. In contrast, peripheral ICs still operate at either 5 V or 3.3 V to maintain compatibility with the interface standards for external systems. Therefore, core and peripheral ICs might operate at different voltages. In some cases, the output signals of a driver IC might not be compatible with the input voltage specification of a receiver IC. Conversely, some system manufacturers use legacy ICs at the core of a system and state-of-the-art low-voltage ICs at the periphery in order to reduce overall system cost. In this case as well, core and peripheral ICs operate at different voltages. Therefore, electronic boards generally consist of multiple voltage domains. To interface between two voltage domains, it is necessary to shift the output voltage level from a driver to a level compatible with the input specification of the receiver. The device that plays this role is a level shifter (also called a voltage translator or a voltage translation IC by some manufacturers). Considerable skill is required to select level shifters that meet system specifications such as voltage translation levels, propagation delay times, and packaging requirements. This application note explains how to select appropriate level shifters according to the required specifications. Figure 1 Why are level shifters necessary? ### 2. Types of level shifters Level shifters (voltage translation ICs) are broadly divided into the following two types: (1) Dedicated level shifter ICs • Level shifter (buffer-type) Examples: Single-supply/unidirectional: 74LV4T125FT, 74LV4T126FT, 7UL1T34FU Dual-supply/bidirectional: TC7MP3125FT, TC7MPN3125FT Dual-supply level shift bus switches Examples: Dual-supply/bidirectional: TC7MPB9307FT, TC7QPB9306FT, TC7WPB9306FK, TC7SPB9306TU (2) CMOS and one-gate logic (L-MOS\*) ICs with one of the following level-shifting functions: - \*: One-gate logic ICs are hereinafter simply referred to as L-MOS ICs. - TTL-level input - Input-tolerant function - Open-drain output Each of them is detailed in the following sections. ### 2.1 TTL-level input Transistor-transistor logic (TTL) is built from bipolar transistors that operate at 5 V. Although CMOS logic ICs are the most commonly used at present, TTL logic such as the 74LS and 74ALS series remains in use. There is an industry standard for the TTL input level to ensure that signals can be properly passed from one device to another in a logic system operating from a 5-V power supply. The TC74HCT, TC74ACT and TC74VHCT series ending with the letter "T" have a 5-V TTL-level input. Variations of the basic TTL series include low-voltage TTL (LVTTL) compatible with 3-V power supplies composed of CMOS devices. LVTTL, which is standardized by JEITA ED-5001A, has the same threshold voltage as TTL. The 74LCX and 74VCX series satisfy the LVTTL requirements. Generally, the input threshold of typical CMOS logic is designed to be $1/2 \times VCC$ , and the standard on the data sheet is VIH (0.7 x VCC) / VIL (0.3 x VCC). Therefore, in the case of 5-V CMOS logic, it is $V_{IH}$ (3.5 V) / $V_{IL}$ (1.5 V). The output voltage of 5-V TTL logic is standardized at $V_{OH}$ (2.4 V) / $V_{OL}$ (0.4 V). When an output of a 5-V TTL logic IC is connected to an input of a 5-V CMOS logic IC, the CMOS logic IC does not recognize the $V_{OH}$ level (2.4 V) of the 5-V TTL logic IC as logic High (because $V_{OH}$ < $V_{IH}$ ). In contrast, when $V_{CC}$ = 5 V, a CMOS logic IC with TTL-level inputs has a minimum $V_{IH}$ of 2.0 V and a maximum $V_{IL}$ of 0.8 V, which are lower than the input thresholds of typical CMOS logic ICs. Therefore, a CMOS logic IC can recognize the $V_{OH}$ level of a 5-V TTL logic IC as logic High because $V_{OH} > V_{IH}$ (see Figure 2). Figure 2 TTL-level inputs (5-V TTL and 3.3-V LVTTL) #### 2.2 Input-tolerant function The word "tolerant" means "able to endure." The input-tolerant function prevents current from flowing from an input to the power supply when the input voltage is higher than the supply voltage ( $V_{CC}$ ). For example, current does not flow to the power supply even if an input signal is applied when $V_{CC}$ = 0 V. This is realized by an input protection circuit without a diode returned to $V_{CC}$ . Check the datasheet for the input voltage range to determine whether a logic IC has an input-tolerant function. ICs with this function have a maximum input voltage equal to $V_{CC}$ maximum (5.5 V in the case of the 74VHC series) regardless of the $V_{CC}$ level. In contrast, the input voltage range of ICs without an input-tolerant function is specified as 0 V to $V_{CC}$ . Figure 3 Equivalent input circuits and operating ranges of ICs with and without an inputtolerant function #### 2.3 Open-drain ICs (unidirectional up and down translation) Level-shifting from the output voltage of an IC to an arbitrary supply voltage level can be accomplished by connecting one end of a pull-up resistor to the output of an open-drain IC and the other end of the pull-up resistor to the power supply. However, in order to pull up the output of an IC to a supply voltage higher than its own supply voltage (when $V_{CCA} < V_{CCB}$ ), it is necessary to use an IC with an output-tolerant function so that current does not flow from $V_{CCB}$ to $V_{CCA}$ . The output-tolerant function is also called power-down protection. Without power-down protection, current flows from $V_{CCB}$ to $V_{CCA}$ as shown in Figure 4 when $V_{CCB} > V_{CCA}$ . The output with power-down protection allows a voltage of up to the maximum $V_{OUT}$ level (5.5 V in the case of the 74VHCT series) to be applied. A NAND gate (03), an inverter (05), and a buffer (07) are available with an open-drain output. Figure 4 IC without an output-tolerant function (power-down protection) In addition, an appropriate pull-up resistor should be selected since steady-state current flows through the pull-up resistor during output is low state. The IC draws more current when it drives a logic Low than when it drives a logic High. Since the output rise time is affected by the pull-up resistor, it might differ from the output fall time. ICs without an output-tolerant function allow only down translation to V<sub>CCB</sub>. ICs with an output-tolerant function allow both up and down translation to the maximum $V_{\text{OUT}}$ level regardless of $V_{\text{CCB}}$ . Figure 5 Examples of up and down translation using ICs with an open-drain output #### 3. How to select level shifters Generally, you can follow these six steps to select a level shifter that satisfies system requirements. At Steps 1 to 3, you narrow down your choice to one or a few product series. At Steps 4 to 6, you select a specific level shifter. Figure 6 Steps for selecting a level shifter - Step 1. Determine the signal direction (unidirectional or bidirectional). - Step 2. In the case of a unidirectional signal, select either up translation or down translation. In the case of a bidirectional signal, up/down translation is generally selected. - Step 3. Determine the voltage translation levels required from a driver's output to a receiver's input. Then, check the level-shifting range of each product series and select one that meets the requirements specification. Some ICs operate from a single power supply while others operate from dual power supplies. Single-supply CMOS logic and L-MOS ICs provide a level-shifting function (TTL-level input, input-tolerant function, or open-drain output). To select the right IC, check the supply voltage range and the input V<sub>IH</sub> specification. In contrast, dedicated level shifters provide dual power supplies. Level-shifting can be easily accomplished by setting one of the power supplies to a driver's output level and the other to a receiver's input level. - Step 4. Check the number of level-shifting circuits required. - Step 5. Check the required propagation delay times ( $t_{PLH}$ and $t_{PHL}$ or $t_{PLZ}$ and $t_{PZL}$ ) of the IC. Also check the output drive capability ( $I_{OH}$ and $I_{OL}$ ) of the IC. You have two choices particularly for bidirectional up/down translation: dual-supply level shifters (buffer-type) and level shift bus switches. Level shifters (buffer-type) provide an output drive capability whereas level shift bus switches, which are designed to connect/disconnect a signal path or demultiplex a signal, do not have an output drive capability. - Step 6. Check the required package. # 4. Examples of selecting Toshiba's level shifters Toshiba offers various level shifters to meet diverse customer requirements. This section presents examples of how to select Toshiba's level shifters according to the flow shown in the previous section. The following subsections detail the selection process for the eight cases shown in Table 2. Table 1 Eight scenarios for selecting Toshiba's level shifters | | Step1 | Step2 | Step3 | | | |--------|---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--| | | Signal<br>Direction | Translation<br>Up / Down | Voltage translation range | Number of power supply | | | Case 1 | | | 2 V(TTL) → 5±0.5 V | | | | Case 2 | | | Arbitrary range from VIH minimum to VOUT maximum<br>(Open-drain) Ex) 1.65 V → 5.5 V , 0.9 V → 3.6 V | Single | | | Case 3 | | Up | Input TTL/LVTTL level $\rightarrow$ V <sub>CC</sub> (opr.)<br>Ex) 2 V $\rightarrow$ 5±0.5 V , 1.2 V $\rightarrow$ 2.5±0.2 V | | | | Case 4 | Uni-<br>Directional | | $0.72~V \rightarrow ~3.6~V$ Up translation from a voltage lower than is possible with an L-MOS IC (7UL1T or 7UL2T of the LVP series) | Dual | | | Case 5 | | | Maximum voltage tolerated by the input to $V_{CC}(opr.)$<br>Ex) 5 V $\rightarrow$ 2 V , 3.6 V $\rightarrow$ 0.9 V | | | | Case 6 | | Down | Arbitrary range from a voltage range tolerated<br>by the input (3.6 to 5.5 V) to $V_{CC}$ (opr.)<br>(Open-drain) Ex) 5.5 V $\rightarrow$ 1.65 V, 3.6 V $\rightarrow$ 0.9 V | | | | Case 7 | Bi-Directional | Up/Down | $V_{CCA} \Leftrightarrow V_{CCB}$ (Level shifter (Buffer-type))<br>Ex) A (0.72 V) $\rightarrow$ B (3.6 V), B (3.6 V) $\rightarrow$ A (1.1 V) | Dual | | | Case 8 | DI-DIIECTIONAL | OP/DOWN | $V_{CCA} \Leftrightarrow V_{CCB}$ (Level shift bus switch)<br>Ex) A (1.4 V) $\rightarrow$ B (5.5 V), B (5.5 V) $\rightarrow$ A (1.65 V) | Duai | | # 4.1 Case 1: Example of up translation using an IC with a TTL-level input (unidirectional/single power supply) # Using a logic IC with a single power supply and TTL-level input thresholds ( $V_{IH} = 2.0$ V and $V_{IL} = 0.8$ V) The power supply $(V_{CC})$ range is 4.5 to 5.5 V. Not only buffers and bus transceivers but also gates and flip-flops are available with a TTL-level input(s). - Step 1. Unidirectional - Step 2. Up translation - Step 3. Level-shifting range: 2 V (TTL) to 5±0.5 V - Step 4. Select either a CMOS logic or L-MOS IC according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times from a product list. When high-speed operation is necessary, select the 74AC (74ACT) or 74VHC (74VHCT) series. - Step 6. Select the optimum package according to the available board space. Table 2 Case 1 (up translation, unidirectional, single power supply): 2 V (TTL) to 5±0.5 V | Product C | Category | Product Name | Number of<br>circuits | Package | V <sub>CC</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation<br>range(V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #1 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |-------------------|-----------|--------------|-----------------------|------------------|---------------------------|--------------------------|---------------------------|---------------------------------|--------------------------------------------|----------------------------------------| | | 74HC | TC74HCTxxx | 1~8 | DIP/SOP/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 28 | 6 @V <sub>CC</sub> =4.5 V | | CMOS | 74110 | 74HCTxxx | 1~0 | SOIC/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 20 | 0 @Vcc-4.5 V | | Logic IC | 74AC | TC74ACTxxx | 4,6,8 | DIP/SOP/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 9 | 24 @V <sub>CC</sub> =4.5 V | | Logicic | 74VHC | TC74VHCTxxx | 1~8 | DIP/SOP/TSSOP/US | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 9.5 | 8 @V <sub>CC</sub> =4.5 V | | | 744110 | 74VHCTxxx | 1~8 | TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 5.5 | | | Product C | Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation<br>range(V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #1 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | | One-gate<br>Logic | TTL-level | TC7WTxxx | 2 | SM8 | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 28 | 6 @V <sub>CC</sub> =4.5 V | | (L-MOS) | input | TC7SETxxx | 1 | SMV/USV | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 11.9 | 8 @V <sub>CC</sub> =4.5 V | #1 Maximum delay times at $V_{CC}(opr.)$ max, $T_a = 85$ °C, and $C_L = 50$ pF. Functions: CMOS logic IC (244) / L-MOS IC (125) Figure 7 Example of up translation using an IC with a TTL-level input # 4.2 Case 2: Example of up translation using an IC with an open-drain output (unidirectional, single power supply) #### Using an open-drain output with an output-tolerant function (power-down protection) - Step 1. Unidirectional - Step 2. Up translation - Step 3. Level-shifting range: Arbitrary range from $V_{IH}$ minimum to $V_{OUT}$ maximum Examples: 1.65 V to 5.5 V, 0.9 V to 3.6 V - Step 4. Select a CMOS logic or L-MOS IC according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times from a product list. - Step 6. Select the optimum package according to the available board space. If level-shifting from an ultralow voltage (0.9 V) is necessary, select the L-MOS LVP series (7UL). Table 3 Case 2 (unidirectional, up translation, single power supply): Arbitrary range from V<sub>IH</sub> minimum to V<sub>OUT</sub> maximum | Product C | Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | $t_{PLZ}/t_{PZL}$ (ns) #2 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |-----------|----------|---------------|--------------------|-----------------|---------------------------|--------------------------|---------------------------|-------------------------------|--------------------------------------------|----------------------------------------| | | 74VHC | 74VHCV05/07 | | TSSOP | 1.8~5.5 | 1.65 | 5.5 | 1.65→5.5 | 8.5 | 16 @V <sub>CC</sub> =4.5 V | | CMOS | 74VIIC | TC74VHCV05/07 | 6 | US | 1.8~5.5 | 1.65 | 5.5 | 1.65→5.5 | 6.5 | 16 @V <sub>CC</sub> =4.5 V | | Logic IC | 74LCX | 74LCX05/07 | ٥ | TSSOP | 1.65~5.5 | 1.65*0.9 | 5.5 | 1.5→5.5 | 4 | 24 @V <sub>CC</sub> =3.0 V | | | 74LCX | TC74LCX05/07 | | US | 1.65~5.5 | 1.65*0.9 | 5.5 | 1.5→5.5 | | 27 @ VCC=3.0 V | | Product C | Category | Product Name | Number of circuits | Package | V <sub>CC</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (Max)(V) | Voltage translation range (V) | t <sub>PLZ</sub> /t <sub>PZL</sub> (ns) #2 | $ I_{OH} /I_{OL}$ (mA) | | | VHS | TC7SH09 | | SMV/USV | 2.0~5.5 | 1.5 | 5.5 | 1.5→5.5 | 8 | 8 @V <sub>CC</sub> =4.5 V | | One-gate | | TC7SZ05/07 | 1 | SMV/USV/ESV/fSV | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 4.5 | | | Logic | SHS | TC7PZ05/07 | 2 | US6 | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 3.9 | 24 @V <sub>CC</sub> =3.0 V | | (L-MOS) | | TC7WZ05/07 | 3 | US8 | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 3.9 | | | | LVP | 7UL1G07 | 1 | USV | 0.9~3.6 | 0.9 | 3.6 | 0.9→3.6 | 12.8/4.1 | 8 @V <sub>CC</sub> =3.0 V | #2 Maximum delay times at $V_{CC}(opr.)$ max, $T_a = 85^{\circ}C$ , and $C_L = 50$ pF (30 pF in the case of the 7UL1G). Functions: CMOS logic IC (05) / L-MOS ICs (05, 07, 09) Figure 8 Example of up translation using an IC with an open-drain output (74LCX05) # 4.3 Case 3: Example of up translation using an IC with an LVTTL-level input (unidirectional, single power supply) #### Using an LVTTL-level input Step 1. Unidirectional Step 2. Up translation Step 3. Level-shifting range: TTL/LVTTL input level to V<sub>CC</sub>(opr.) 74LV4T: 2 V to 5±0.5 V, 1.2 V to 2.5±0.2 V 7UL1T/2T: 1.2 V to 2.5±0.2 V Select a product according to the level-shifting range and the logic function required. - Step 4. Select a dedicated level shifter (74LV series) or an L-MOS IC (7UL1T or 7UL2T of the LVP series) according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times from a product list. - Step 6. Select the optimum package according to the available board space. Table 4 Case 3 (unidirectional, up translation, single power supply): TTL/LVTTL input level to $V_{CC}$ (opr.) | Product C | Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #3 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |------------------|----------|--------------|--------------------|---------|---------------------------|--------------------------|---------------------------|-------------------------------|--------------------------------------------|----------------------------------------| | One-gate | 1)/D | 7UL1Txxx | 1 | USV | 2.3~3.6 | 1.1 | 3.6 | 1.1→3.6 | 4.7/5.0 | 0.004.224 | | Logic<br>(L-MOS) | LVP | 7UL2Txxx | 2 | US8 | 2.3~3.6 | 1.1 | 3.6 | 1.1→3.6 | 7.5/5.2 | 8 @V <sub>CC</sub> =3.3 V | #3 Maximum delay times at $V_{CC}(opr.)$ max, $V_{IN}$ =1.65 V, $T_a$ = 85 °C, and $C_L$ = 15 pF. | Product Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #4 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |-------------------------|--------------|--------------------|----------|---------------------------|--------------------------|---------------------------|-------------------------------|--------------------------------------------|----------------------------------------| | Level Shifter 74LV4Txxx | | | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 5.6 | 16 @V <sub>CC</sub> =4.5 V | | | | 741 V4Tyyy | 4 | TSSOP/US | 3.0~3.6 | 1.35 | 3.6 | 1.35→3.6 | 8.1 | 8 @V <sub>CC</sub> =3.0 V | | | 7 124 117000 | | | 2.3~2.7 | 1.2 | 2.7 | 1.2→2.7 | 12.4 | 3 @V <sub>CC</sub> =2.3 V | | | | | | 1.65~1.95 | 1 | 1.95 | 1 →1.95 | 33.2 | 2 @V <sub>CC</sub> =1.65 V | #4 Maximum delay times at $V_{CC}(opr.)$ max, $V_{IH}$ minimum, $T_a = 85$ °C, and $C_L = 30$ pF. Function: CMOS Logic IC (125) Figure 9 Example of up translation from ultralow voltage using an IC with an LVTTL-level input (7UL1T34) # 4.4 Case 4: Example of up translation using a dedicated level shifter IC (buffer-type) IC (unidirectional, dual power supplies) - Step 1. Unidirectional - Step 2. Up translation - Step 3. Level-shifting range: $V_{IH}$ minimum to 3.6 V Up translation from a voltage lower than is possible with an L-MOS IC (7UL1T or 7UL2T of the LVP series) - Step 4. Select a dedicated level shifter IC (TC7SP/SPN or TC7WP/WPN) according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times from a product list. - Step 6. Select the optimum package according to the available board space. Table 5 Case 4 (unidirectional, up translation, dual power supplies: V<sub>IH</sub> minimum to 3.6 V) | Product Category | Product Name | Number of circuits | Package | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #5 | I <sub>он</sub> /I <sub>оL</sub> (mA) | | | | | | | | | | | | | | | | | | | | | | | |------------------|--------------|--------------------|---------|----------------------|-----------------------|----------------------------------------------------------|---------------------------|-------------------------------|--------------------------------------------|------------------------------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|--|----------|--|--|--|----|------------------------------------------------------| | | TC7SP3125 | | UF6 | | 165.26 | 1.65~3.6<br>V <sub>CCA</sub> ~3.6 V <sub>CCA</sub> *0.65 | | 0.72→3.6 | 22 | 12 @V <sub>CCA</sub> =1.1 V, V <sub>CCB</sub> =3.0 V | | | | | | | | | | | | | | | | | | | | | | | | | TC7SPN3125 | 1 | UFO | | 1.05~5.0 | | 3.6 | | 29 | 3 @V <sub>CCA</sub> =1.1 V, V <sub>CCB</sub> =3.0 V | | | | | | | | | | | | | | | | | | | | | | | | Level Shifter | TC7SPN334 | | MP6C | 1.1~2.7 | V <sub>CCA</sub> ~3.6 | | | | 6.2 | 3 @V <sub>CCA</sub> =1.1 V, V <sub>CCB</sub> =3.0 V | | | | | | | | | | | | | | | | | | | | | | | | | TC7WP3125 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | US8 | | 1.65~3.6 | | | | 22 | 12 @V <sub>CCA</sub> =1.1 V, V <sub>CCB</sub> =3.0 V | | | TC7WPN3125 | | 056 | | 1.05~3.0 | | | | 29 | 3 @V <sub>CCA</sub> =1.1 V, V <sub>CCB</sub> =3.0 V | | | | | | | | | | | | | | | | | | | | | | | #5 Maximum delay times at $V_{CC}(opr.)$ max, $V_{IH}$ minimum, $T_a = 85$ °C, and $C_L = 30$ pF Figure 10 Example of up translation using a dual-supply dedicated level shifter IC (TC7SP3125) # 4.5 Case 5: Down translation using an IC with an input-tolerant function (unidirectional, single power supply) #### Using a CMOS logic or L-MOS IC - Step 1. Unidirectional - Step 2. Down translation - Step 3. Level-shifting range: Maximum voltage tolerated by the input to $V_{CC}(opr.)$ - Step 4. Select a CMOS logic or L-MOS IC according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times from a product list. - Step 6. Select the optimum package according to the available board space. # Table 6 Case 5 (unidirectional, down translation, single power supply): Maximum voltage tolerated by the input to $V_{\text{CC}}(\text{opr.})$ | Product Category Produ | | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #6 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | | | | | | | | | | | | | | | |------------------------|--------------------|--------------|--------------------|------------------|---------------------------|----------------------|-------------------------------|--------------------------------------------|----------------------------------------|------------|------------|------------|------------|------------|------------|-------------|----------------|----------|---------|-----|---------|---------------------------------------|----------------------------| | | | TC74VHCxxx | 1~9 | DIP/SOP/TSSOP/US | 2~5.5 | 5.5 | 5.5→2 | 10 @V <sub>CC</sub> =3.3 V, CL=15 pF | 8 @V <sub>CC</sub> =4.5 V | | | | | | | | | | | | | | | | | 74VHC | 74VHCxxx | 1,09 | SOP/TSSOP/US | 2~5.5 | 5.5 | 5.5→2 | 10 @V <sub>CC</sub> =3.5 V, CL=13 βl | 8 @V <sub>CC</sub> =4.5 V | | | | | | | | | | | | | | | | | 74VHC | TC74VHCV*** | 4~8 | TSSOP/US | 1.8~5.5 | 5.5 | 5.5→1.8 | 10 @V <sub>CC</sub> =3.3 V, CL=15 pF | 16 @V <sub>CC</sub> =4.5 V | | | | | | | | | | | | | | | | CMOS | | 74VHCV*** | 4~0 | TSSOP/US | 1.8~5.5 | 5.5 | 5.5→1.8 | 15 @V <sub>CC</sub> =2.3 V, CL=15 pF | 16 @V <sub>CC</sub> =4.5 V | | | | | | | | | | | | | | | | Logic IC | 74LCX | TC74LCX*** | 1~16 | SOP/TSSOP/US | 1.65~3.6 | 3.6 | 3.6→1.65 | 8.5 @V <sub>CC</sub> =2.3 V, CL=30 pF | 24 @V <sub>cc</sub> =3.0 V | | | | | | | | | | | | | | | | | 7 TLCX | TC/4LCX | 110 | 301/13301/03 | 1.05-5.0 | 5. | 3.0 71.03 | 25 @V <sub>CC</sub> =1.65 V, CL=30 pF | 2+ @vcc=3.0 v | | | | | | | | | | | | | | | | | 74VCX | TC74VCY*** | TC74VCY*** | TC74VCY*** | TC74VCY*** | TC74VCX*** | TC74VCX*** | TC74VCX*** | TC74VCX*** | TC74VCY*** | TC74VCX*** | TC74VCX*** | TC74VCY*** | TC74VCY*** | TC74VCY*** | TC74\/CY*** | C74VCX*** 1~16 | TSSOP/US | 1.2~3.6 | 3.6 | 3.6→1.2 | 4.2 @V <sub>CC</sub> =2.3 V, CL=30 pF | 24 @V <sub>cc</sub> =3.0 V | | | 74VCX TC74VCX*** | | 110 | 15501/05 | 1.23.0 | 5.0 | 3.0 71.2 | 42 @V <sub>CC</sub> =1.2 V, CL=15 pF | 24 @V <sub>CC</sub> =3.0 V | | | | | | | | | | | | | | | #6 $T_a$ = 85°C, Function: CMOS logic IC (244) | Product C | ategory | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant (V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #7 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | | |-----------|---------|--------------|--------------------|-------------|---------------------------|-----------------------|-------------------------------|--------------------------------------------|----------------------------------------|--| | | VHS | TC7SHxxx | 1 | SMV/USV | 20.55 | | F.F.\2 | 0.5 @V 2.2 V CL 15-5 | 0.00/ 4.51/ | | | | VHS | TC7WHxxx | 1,2,3 | SM8/US8 | 2.0~5.5 | 5.5 | 5.5→2 | 9.5 @V <sub>CC</sub> =3.3 V, CL=15 pF | 8 @V <sub>CC</sub> =4.5 V | | | | | TC7SZxxx | 1 | USV/ESV/fSV | 1.65~5.5 | 5.5 | 5.5→1.65 | 11.5 @V <sub>CC</sub> =1.65 V, CL=15 pF | | | | One-Gate | | 107027000 | - | 001,201,101 | 1.05 5.5 | 5.5 | 5.5 1.05 | 8 @V <sub>cc</sub> =2.3 V, CL=15 pF | | | | Logic | SHS | TC7PZxxx | 2 | US6 | 1.65~5.5 | 5.5 | 5.5→1.65 | 10 @V <sub>CC</sub> =1.65 V, CL=15 p F | 24 @V <sub>CC</sub> =3.0 V | | | (L-MOS) | 5115 | TC/T ZXXX | - | 030 | 1.05-5.5 | 5.5 | 3.3 /1.03 | 7 @V <sub>CC</sub> =2.3 V, CL=15 pF | 24 @VCC=3.0 V | | | , | | TC7WZxxx | 3 | SM8/US8 | 1.65~5.5 | 5.5 | 5.5→1.65 | 11.5 @Vcc=1.65 V ,CL=15 pF | | | | | | TC/WZXXX | 3 | 3110/030 | 1.05,~5.5 | 3.3 | 3.3 71.03 | 8 @Vcc=2.3 V, CL=15 pF | | | | | LVP | 7UL1GxxxFU | 1 | USV | 0.9~3.6 | 3.6 | 3.6→0.9 | 7.1 Vcc=1.65 V, CL=15 pF | 0 @V -20V | | | | LVF | 70LIGXXXI 0 | 1 | 034 | 0.5.0 | 3.6 3.6→0.9 | | 5 V <sub>CC</sub> =2.3 V, CL=15 pF | 8 @V <sub>CC</sub> =3.0 V | | $\#7\ T_a = 85$ °C, Functions: TC7PZ(04) for L-MOS, 125 for the other series | Product Category | <b>Product Name</b> | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant (V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #8 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |------------------|---------------------|--------------------|----------|---------------------------|-----------------------|-------------------------------|--------------------------------------------|----------------------------------------| | | 74LV4Txxx | | TSSOP/US | 4.5~5.5 | | 5.5→4.5 | 5.6 | 16 @V <sub>CC</sub> =4.5 V | | Level Shifter | | 4 | | 3.0~3.6 | 5.5 | 5.5→3.0 | 8.1 | 8 @V <sub>CC</sub> =4.5 V | | Level Siliter | | | | 2.3~2.7 | 5.5 | 5.5→2.3 | 12.4 | 3 @V <sub>CC</sub> =2.3 V | | | | | | 1.65~1.95 | | 5.5→1.65 | 33.2 | 2 @V <sub>CC</sub> =1.65 V | #8 Maximum delay times at $T_a = 85$ °C and $C_L = 30$ pF, Function: Level-shifter (125) Figure 11 Example of down translation using an IC with an input-tolerant function (TC7SZ34) # 4.6 Case 6: Example of down translation using an IC with an input-tolerant function and an open-drain output (unidirectional, single power supply) ### Using a CMOS logic or L-MOS IC with an input-tolerant function and an open-drain output - Step 1. Unidirectional - Step 2. Down translation - Step 3. Level-shifting range: Arbitrary range from a voltage range tolerated by the input (3.6 to 5.5 V) to $V_{CC}(opr.)$ - If level-shifting from an ultralow voltage (0.9 V) is necessary, select the L-MOS LVP series (7UL1G07). - Step 4. Select a CMOS logic or L-MOS IC according to the number of level-shifting circuits required. - Step 5. Select an IC with the required propagation delay times ( $t_{PLZ}$ and $t_{PZL}$ ) from a product list - Step 6. Select the optimum package according to the available board space. # Table 7 Case 6 (unidirectional, down translation, single power supply): Arbitrary range from a voltage range tolerated by the input (3.6 to 5.5) to $V_{cc}$ (opr.) | Product C | ategory | <b>Product Name</b> | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #9 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |-----------|---------|---------------------|--------------------|-----------------|---------------------------|-----------------------|-------------------------------|---------------------------------------------|----------------------------------------| | | | 74VHC03 | 4 | TSSOP | | | | 13 @V <sub>CC</sub> =3.3 V, CL=50 pF | | | | | TC74VHC03 | 4 | SOP/US | 2~5.5 | | 5.5→2 | 13 @V <sub>CC</sub> =3.3 V, CL=30 pr | 8 @VCC=4.5 V | | | 74VHC | 74VHC05/07 | 6 | TSSOP | 2~5.5 | | 5.572 | 12 @Vcc=3.3 V, CL=50 pF | 8 @VCC=4.5 V | | CMOS | /4VIIC | TC74VHC05/07 | | SOP/US | | 5.5 | | 12 @vcc=3.3 v, cL=30 pr | | | Logic IC | | 74VHCV05/07 | | TSSOP | 1.8~5.5 | 5.5 | 5.5→1.8 | 18/15 @Vcc=2.3 V, CL=30 pF | 16 @V <sub>CC</sub> =4.5 V | | | | TC74VHCV05/07 | | US | 1.6,03.3 | | 3.3-71.6 | 16/13 @VCC=2.5 V, CL=30 pi | 10 @V <sub>CC</sub> =4.5 V | | | 74LCX | 74LCX05/07 | | TSSOP | 1.65~5.5 | | 5.5→1.65 | 13 @Vcc=2.3 V ,CL=30 pF | 24 @V <sub>CC</sub> =4.5 V | | | /4LCX | TC74LCX05/07 | | US | 1.05/05.5 | | 3.571.05 | 26 @Vcc=1.65 V, CL=30 pF | 24 @V <sub>CC</sub> =4.5 V | | Product C | ategory | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant (V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #10 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | | | VHS | TC7SH09 | 1 | SMV/USV | 2.0~5.5 | 5.5 | 5.5→2 | 8.5 @Vcc=3.3 V, CL=15 pF | 8 @V <sub>CC</sub> =4.5 V | | One-Gate | | TC7SZ05/07 | 1 | SMV/USV/ESV/fSV | 1.65~5.5 | 5.5 | | 11 @Vcc=1.65 V, CL=50 pF | | | Logic | SHS | TC7PZ05/07 | 2 | US6 | 1.65~5.5 | 5.5 | 5.5→1.65 | 10.5 @Vcc=1.65 V, CL=50 pF | 24 @V <sub>CC</sub> =4.5 V | | (L-MOS) | | TC7WZ05/07 | 3 | US8 | 1.65~5.5 | 5.5 | | 10.5 @VCC=1.65 V, CL=50 pF | | | | LVP | 7UL1G07 | 1 | USV | 0.9~3.6 | 3.6 | 3.6→0.9 | 10.5/7.9 @Vcc=1.65 V, CL=15 pF | 8 @V <sub>cc</sub> =3.0 V | #9, #10 T<sub>a</sub> = 85°C Figure 12 Example of down translation using an IC with an input-tolerant function and an open-drain output (74VHCV05) ### 4.7 Case 7: Example of up/down translation using a dual-supply bidirectional levelshifting bus buffer #### Using a dual-supply bidirectional bus buffer or a dedicated level shifter IC (buffer-type) Toshiba provides dual-supply bus buffers that incorporate a level shifter and an output buffer with a drive capability. These bus buffers allow the signal direction to be changed via the DIR input pin. - Step 1. Bidirectional - Step 2. Up/down translation - Step 3. Level-shifting range: $V_{CCA} \Leftrightarrow V_{CCB}$ - Step 4. Select a product according to the number of level-shifting circuits required. #### **Dual-supply bidirectional bus buffers** • The TC74LCX163245 and TC74LCX164245 are available in versions called the TC74LCXR163245 and TC74LCXR164245, which incorporate an internal **26-Ω output series resistor** to reduce ringing. The TC74LCXR163245 and TC74LCXR164245 have half the drive capability of the TC74LCX163245 and TC74LCX164245. TC74LCX163245: $I_{OUTA} = \pm 24$ mA minimum, $I_{OUTB} = \pm 24$ mA minimum ( $V_{CCA} = 4.5$ V, $V_{CCB} = 3.0$ V) TC74LCXR163245: $I_{OUTA} = \pm 12$ mA minimum, $I_{OUTB} = \pm 12$ mA minimum ( $V_{CCA} = 4.5$ V, $V_{CCB} = 3.0$ V) #### Dedicated level shifter ICs (buffer-type) • The TC7MP3125 is available in a version called the TC7MPN3125, which has a reduced drive capability to suppress ringing. ``` TC7MP3125: I_{OHA}/I_{OLA} = \pm 3 mA minimum, I_{OHB}/I_{OLB} = \pm 12mA minimum (V_{CCA} = 1.65 V, V_{CCB} = 3.0 V) TC7MPN3125: I_{OHA}/I_{OLA} = \pm 3 mA minimum, I_{OHB}/I_{OLB} = \pm 3 mA minimum (V_{CCA} = 1.8 V, V_{CCB} = 3.0 V) ``` Step 5. Select an IC with the required propagation delay times ( $t_{PLH}$ and $t_{PHL}$ ) from a product list. Step 6. Select the optimum package according to the available board space. ### Table 8 Case 7: A dual-supply bidirectional bus buffer or a dedicated level shifter IC (bidirectional, up/down translation, dual power supplies: $V_{CCA} \Leftrightarrow V_{CCB}$ ) | Pro | duct Category | Product<br>Name | Number of circuits | Package | V <sub>IHA</sub> (min)(V) | V <sub>CCB</sub> (V) | V <sub>IHB</sub> (min)(V) | Input<br>tolerant (V) | Voltage translation range (V) | Supply Voltage<br>Condition | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) @Ta=85℃ | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |---------|-------------------|-----------------|--------------------|----------|---------------------------|----------------------|---------------------------|-----------------------|--------------------------------|-------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------| | | TC74LCX163245FT | | | | | | | | 5.5→2.3 (A→B) | | V <sub>CCA</sub> =5.0±0.5, V <sub>CCB</sub> =2.5±0.2 | 24 (A port/B port) | | | | | | 4.5~5.5 | 2 | 2.3~3.6 | 1.7 | | 5.5→2.3 (A→B)<br>1.7→5.5 (B→A) | V <sub>CCA</sub> > <sub>VCCB</sub> | A→B (9.0) 30 pF, B→A (8.0) 50 pF<br>V <sub>CCA</sub> =5±0.5, V <sub>CCB</sub> =2.5±0.2 | V <sub>CCA</sub> =4.5 V, V <sub>CCB</sub> =3.0 V<br>12 (A port/B port) | | 74LCX | TC74LCXR163245FT | 16 | TSSOP | | | | | 5.5 | 117 - 5.5 (5 -71) | | A→B (9.5) 30 pF, B→A (9.0) 50 pF | V <sub>CCA</sub> =4.5 V, V <sub>CCB</sub> =3.0 V | | | TC74LCX164245FT | 10 | 1550P | | | | | 5.5 | | | V <sub>CCA</sub> =2.5±0.2, V <sub>CCB</sub> =5±0.5 | 24 (A port/B port) | | | TC/4LCX164245F1 | | | 2.3~3.6 | 1.7 | 4.5~5.5 | , | | 1.7→5.5 (A→B) | V <sub>CCA</sub> <v<sub>CCB</v<sub> | A→B (9.0) 50pF, B→A (8.4) 30pF | V <sub>CCA</sub> =4.5V, V <sub>CCB</sub> =3.0V | | | TC74LCXR164245FT | | | 2.3,43.0 | 1.7 | 4.5.05.5 | _ | | 5.5→2.3 (B→A) | VCCA~VCCB | V <sub>CCA</sub> =2.5±0.2, V <sub>CCB</sub> =5±0.5 | 12 (A port/B port) | | | TC/4LCXK104243I T | | | | | | | | | | A→B (10) 50 pF, B→A (9.0) 30 pF | V <sub>CCA</sub> =4.5 V, V <sub>CCB</sub> =3.0 V | | | TC74VCX163245FT | | | 2.3~3.6 | 1.6 | 1.65~2.7 | V <sub>CCB</sub> *0.65 | | 3.6→1.65 (A→B) | V <sub>CCA</sub> > V <sub>CCB</sub> | V <sub>CCA</sub> =3.3±0.3, V <sub>CCB</sub> =1.8±0.15 | 24 (A port/B port) | | 74VCX | 107440X10324311 | 16 | TSSOP | 2.5-5.0 | 1.0 | 1.052.7 | *(CB 0.03 | 3.6 | 1.1→3.6 (B→A) | VCCA≻ VCCB | A→B (7.1) 30pF, B→A (5.5) 30pF | V <sub>CCA</sub> =3.0 V, V <sub>CCB</sub> =2.5 V | | | TC74VCX164245FT | 10 | 15501 | 1.65~2.7 | V <sub>CCA</sub> *0.65 | 2.3~3.6 | 1.6 | 5.0 | 1.1→3.6 (A→B) | V <sub>CCA</sub> <v<sub>CCB</v<sub> | V <sub>CCA</sub> =1.8±0.15, V <sub>CCB</sub> =3.3±0.3 | 18 (A port) /24 (B port) | | | 107440010424311 | | | 1.032.7 | V(CA 0.03 | 2.5-5.0 | 1.0 | | 3.6→1.65 (B→A) | ACC∀ ∠ ACCR | A→B (5.5) 30pF, B→A (7.1) 30pF | V <sub>CCA</sub> =2.3 V, V <sub>CCB</sub> =3.0 V | | | TC7MP3125 | | | | | | | | | | V <sub>CCA</sub> =1.8±0.15, V <sub>CCB</sub> =3.3±0.3 | 3 (A port) /12 (B port) | | Level | 1071-11 3123 | 4 | TSSOP/US | 1.1~2.7 | 1.1*0.65 | 1.65~3.6 | 1.65*0.65 | 3.6 | 1.1*0.65→3.6 (A→B) | V <sub>CCA</sub> <v<sub>CCB</v<sub> | A→B (7.8) 30 pF, B→A(8.9) 15 pF | V <sub>CCA</sub> =1.65 V, V <sub>CCB</sub> =3.0 V | | Shifter | TC7MPN3125 | 1 4 | 1330P/03 | 1.1~2.7 | 1.1 0.05 | 1.05~5.0 | 1.05.0.05 | 3.0 | 3.6→1.1 (B→A) | VCCA∼VCCB | V <sub>CCA</sub> =1.8±0.15, V <sub>CCB</sub> =3.3±0.3 | 3 (A port) /3 (B port) | | | IC/PIFING125 | | | | | | | | | | A→B (14.8) 30 pF, B→A(8.9) 15 pF | V <sub>CCA</sub> =1.65 V, V <sub>CCB</sub> =3.0 V | Figure 13 Case 7: Example of up/down translation using a dual-supply bidirectional dedicated level shifter IC (buffer-type) (TC7MP3125) # 4.8 Case 8: Example of up/down translation using a dual-supply level shift bus switch ### Using a dual-supply level shift bus switch Toshiba provides dual-supply level shift bus switches that perform level shifting via an external pull-up resistor. These bus switches can be used to interface between two voltage domains without the need for controlling the signal direction (DIR). Bus switches are suitable for $I^2C$ applications. Single-pole single-throw (SPST) and single-pole double-throw (SPDT) bus switches are available. For level-shifting, bus switches require that $V_{CCA}$ be lower than $V_{CCB}$ . In addition, an appropriate pull-up resistor should be selected since steady-state current flows through the pull-up resistor. The IC draws more current when it drives a logic Low than when it drives a logic High. Since the output rise time is affected by the pull-up resistor, it differs from the output fall time. - Step 1. Bidirectional - Step 2. Up/down translation - Step 3. Level-shifting range: $V_{CCA} \Leftrightarrow V_{CCB}$ - Step 4. Select a product according to the number of level-shifting circuits required. Application example: Up/down translation ( $V_{CCA} = 1.65$ to 5.0 V $\Leftrightarrow$ $V_{CCB} = 2.3$ to 5.5 V) As SPST bus switches, the TC7SPB9306 with the active-High OE input and the TC7SPB9307 with the active-Low /OE input are available. Multi-bit bus switches are also available. The TC7WPBxxx are 2-bit bus switches, the TC7QPBxxx are 4-bit bus switches, and the TC7MPBxxx are 8-bit bus switches. As SPDT bus switches, the TC7MPB9326 with the active-High OE input and the TC7MPB9327 with the active-Low /OE input are available. Both the TC7MPB9326 and TC7MPB9327 are two-bit bus switches. - Step 5. Select an IC with the required propagation delay times ( $t_{PLZ}$ and $t_{PZL}$ ) from a product list. - Step 6. Select the optimum package according to the available board space. Table 9: Case 8 Dual-supply level shift bus switches (bidirectional, up/down translation, dual power supplies: $V_{CCA} \Leftrightarrow V_{CCB}$ ) | Product | Category | Product<br>Name | Number of circuits | Package | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Input/Output Characteristics (translating up) (V <sub>OHU</sub> ) | Voltage translation range (V) | Supply voltage condition | t <sub>PLZ</sub> /t <sub>PZL</sub> (ns) @Ta=85℃ | |---------------------------|------------|-----------------|--------------------|----------|----------------------|----------------------|-------------------------------------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------------------------| | | TC7MPB9307 | SPST | | | | | | | | | | | TC7MPB9326 | SPDT | 8 | | | | | | | | | | TC7MPB9327 | 3501 | | TSSOP/US | | | | | | V <sub>CCA</sub> =3.3±0.3, V <sub>CCB</sub> =5±0.5 | | Dual supply | TC7QPB9306 | | 4 | | | | 1.4@V <sub>CCA</sub> =1.65 | 1.4→5.5 (A→B) | | 11/9 @RL=1 k Ω,CL=30 pF | | Level shift<br>Bus Switch | TC7QPB9307 | ] | 4 | | 1.65~5.0 | 2.3~5.5 | 2.05@V <sub>CCA</sub> =2.3 | 5.5→1.65 (B→A) | V <sub>CCA</sub> < V <sub>CCB</sub> | V 25102 V 5105 | | bus Switch | TC7WPB9306 | SPST | 2 | US8 | | | 2.7@V <sub>CCA</sub> =3.0 | | | $V_{CCA}=2.5\pm0.2, V_{CCB}=5\pm0.5$<br>15/13 @RL=1 k $\Omega$ ,CL=30 pF | | | TC7WPB9307 | | 2 | 036 | | | | | | 10,10 G.VE 1 101,0E 50 p. | | | TC7SPB9306 | | 1 | UF6 | | | | | | | | | TC7SPB9307 | | 1 | UFO | | | | | | | Figure 14 Example of voltage translation (Case 8: Dual-supply level-shifting bus switch) As a reference, the measured waveforms of a dual-supply level shift bus switch are shown below. Measured waveforms when a signal flows from A to B (The B port is pulled up to $V_{CCB}$ with a resistor.) Measured waveforms when a signal flows from B to A (The A port is pulled up to $V_{CCA}$ with a resistor.) Figure 15 Example of level-shifting using a dual-supply level shift bus switch ### 5. Application examples ### 5.1 Replacing discrete MOSFETs with a dedicated level shifter A level shifter can be built as shown below using two inexpensive MOSFETs. (A single MOSFET suffices if logical inversion is permitted.) In this case, however, you need to select appropriate MOSFETs and pull-up resistors in order to satisfy the required specifications (input threshold, output voltage, propagation delay times, etc.). In contrast, level shifters simplify parts selection since their specifications are prescribed in datasheets for each supply voltage supported. It is recommended that dedicated level shifters be used for small applications. ### 5.2 Level-shifting for various interfaces (SPI, UART, I<sup>2</sup>C, etc.) It is possible to interface between two devices using a specific protocol if they have the same signal levels. It is recommended, however, that a level shifter be used if two devices operate at different supply voltages. Table 10 Level-shifting for various industry-standard interfaces (recommended products) | Interface<br>Standard | Number<br>of lines | Signal Direction | Speed | Recommendation<br>(In case of less than 2 Slaves) | |-----------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | UART | 4 | TX (Device A $\rightarrow$ Device B)<br>RX (Device A $\leftarrow$ Device B)<br>RTS (Device A $\rightarrow$ Device B)<br>CTS (Device A $\leftarrow$ Device B) | 9600bps, 115200bps (Standard)<br>(max. 1Mbps approximately) | TC7MP3125/MPN3125<br>TC7QPB9306/9307<br>TC7MPB9307 | | | 2 | TX (Device A → Device B) RX (Device A ← Device B) | 9600bps,115200bps (Standard)<br>(max. 1Mbps approximately) | TC7MP3125/MPN3125<br>TC7WPB9306/9307<br>TC7QPB9306/9307 | | I2C | 2 | SCL (Master → Slave) SDA (Master ⇔ Slave) | Standard-mode(Sm) :max. 100kbps Fast-mode (Fm) :max. 400 kbps Fast-mode Plus (Fm+) :max. 1Mbps High-speed (Hs-mode) :max. 3.4Mbps → above 4modes: 8bit serial bidirectional data transfer Ultra Fast-mode (UFm) :max. 5Mbps → above mode: 8bit serial unidirectional data transfer | TC7WPB9306/9307<br>TC7QPB9306/9307<br>TC7MPB9307 | | SPI | 4 | MISO (Slave → Master) MOSI (Master → Slave) SCL (Master → Slave) SS (Master → Slave) | Several Mbps | TC7MP3125/MPN3125<br>7UL1G34<br>7UL1T34<br>TC7QPB9306/9307<br>TC7MPB9307 | #### 5.2.1 Example of level-shifting for a four-line UART interface Figure 16 Example of level-shifting for a four-line UART interface Suppose, for example, that you want to reduce the supply voltage of Device A from 3.3 V to 1.8 V. However, when $V_{CCA} = 1.8$ V, the output voltage ( $V_{OUT}$ ) of the TX and RTS pins of Device A becomes lower than the input threshold ( $V_{IH}$ ) of Device B, causing it to malfunction. In addition, the output voltage of the TX and CTS pins of Device B becomes higher than the supply voltage of Device A, possibly causing damage to Device A. In this case, level-shifting can be easily accomplished by inserting a level shifter between these two devices. In the above case, the TC7MP3125 or TC7MPN3125 bus transceiver is ideal since they both allow the signal direction to be controlled per group of two bits. Moreover, these bus transceivers do not require any external part. Visit the following URLs to view or download their datasheets: TC7MP3125 : 2-Bit × 2 Dual Supply Bus Transceiver TC7MP3125FT Package (TSSOP16B) TC7MP3125FK Package (US16) TC7MPN3125 : 2-Bit × 2 Dual Supply Bus Transceiver (Low noise type by reducing B port drive capability) TC7MPN3125FT Package (TSSOP16B) TC7MPN3125FK Package (US16) ### 5.2.2 Example of level-shifting for a two-line UART interface #### Example 1: Using a dual-supply level shift bus switch $V_{CCB}=3.3 \text{ V}$ $V_{CCA} = 1.8 \text{ V}$ R<sub>pullup-A</sub> TX RX $V_{CCA}=3.3 V$ $V_{CCB}=3.3 V$ Device B Device A or 9307 RX TX $\mathsf{TX}$ Device B Device A RX TX Example 2: Using an L-MOS (7UL1T/7UL1G) V<sub>CCA</sub>=1.8 V $V_{CCB}=3.3 V$ 7UL1T34 RX TX Device B Device A RX TX Figure 17 Example of level-shifting for a two-line UART interface Suppose, for example, that you want to reduce the supply voltage of Device A from 3.3 V to 1.8 V. However, when $V_{CCA} = 1.8$ V, the output voltage ( $V_{OUT}$ ) of the TX pin of Device A becomes lower than the input threshold ( $V_{IH}$ ) of Device B, causing it to malfunction. In addition, the output voltage of the TX pin of Device B becomes higher than the supply voltage of Device A, possibly causing damage to Device A. In this case, level-shifting can be easily accomplished by inserting a level shifter between these two devices. Example 1: The 7UL1T34 is ideal for up translation (from $1.8\ V$ to $3.3\ V$ ) whereas the 7UL1G34 is ideal for down translation (from $3.3\ V$ to $1.8\ V$ ). Example 2: The TC7WPB9306 or TC7WPB9307 bus transceiver is also ideal. However, these bus transceivers require external pull-up resistors to pull the output signals to the $V_{CC}$ level. Visit the following URLs to view or download the datasheets for these bus/buffer transceivers: <u>TC7WPB9306FK</u>: 2-Bit Dual-Supply Bus Switch (Control input: OE), Package (US8) <u>TC7WPB9307FK</u>: 2-Bit Dual-Supply Bus Switch (Control input: /OE), Package (US8) 7UL1G34FU: Non-inverter, Package (USV) 7UL1T34FU : Non-Inverter with Level Shifting, Package (USV) ### 5.2.3 Example of level-shifting for an I<sup>2</sup>C interface Figure 18 Example of level-shifting for an I<sup>2</sup>C interface Suppose, for example, that you want to reduce the supply voltage of the master device from 3.3 V to 1.8 V. However, when $V_{CCA} = 1.8$ V, the output voltage ( $V_{OUT}$ ) of the SCL and SDA pins of the master device becomes lower than the input threshold ( $V_{IH}$ ) of the slave devices, causing them to malfunction. In addition, the output voltage of the SDA pin of the slave devices becomes higher than the supply voltage of the master device, possibly causing damage to the master device. In this case, level-shifting can be easily accomplished by inserting a level shifter between the master and slave devices. In the above case, the TC7WPB9306 is ideal for SDA and SCL. External pull-up resistors (of the order of 1 $k\Omega$ ) are required to pull up the outputs to the V<sub>CC</sub> level. Visit the following URLs to view or download the datasheets for the TC7WPB9306 and TC7WPB9307 bus transceivers: <u>TC7WPB9306FK</u>: 2-Bit Dual-Supply Bus Switch (Control input: OE), Package (US8) <u>TC7WPB9307FK</u>: 2-Bit Dual-Supply Bus Switch (Control input: /OE), Package (US8) #### 5.2.4 Examples of level-shifting for an SPI interface Figure 19 Examples of level-shifting for an SPI interface Example 1: Suppose, for example, that you want to reduce the supply voltage of the master device from 3.3 V to 1.8 V. However, when $V_{CCA} = 1.8$ V, the output voltage ( $V_{OUT}$ ) of the SCL, MOSI, and SS1 to SS3 pins of the master device becomes lower than the input threshold ( $V_{IH}$ ) of the slave devices, causing them to malfunction. In addition, the input voltage of the MISO pin of the master device becomes higher than its supply voltage, possibly causing damage to it. In Example 1, level-shifting can be easily accomplished by inserting level shifters between these master and slave devices. Example 2: Suppose, for example, that you want to reduce the supply voltage of the slave devices from 3.3 V to 1.8 V. However, when $V_{\text{CCB}} = 1.8$ V, the output voltage ( $V_{\text{OUT}}$ ) of the MOSO pin of the slave devices becomes lower than the input threshold ( $V_{\text{IH}}$ ) of the master device, causing it to malfunction. In addition, the output voltage of the SCL, MOSI, and SS1 to SS3 pins of the master device becomes higher than the supply voltage of the slave devices, possibly causing damage to them. In Example 2, level-shifting can be easily accomplished by inserting level shifters between the master and slave devices. Visit the following URLs to view or download the datasheets for bus transceivers: 7UL1G34FU: Non-inverter, Package (USV) 7UL1T34FU : Non-Inverter with Level Shifting, Package (USV) ### **Conclusion** This application note has discussed how to select level shifters (voltage translation ICs). In some cases, CMOS logic ICs with a TTL-level input or an open-drain output provide level-shifting without using costly level shifters. It is therefore important to select the optimum device, taking available board space and part costs into consideration. We hope that you have found this application note useful in considering the use of Toshiba's level shifters. To perform a parametric search of Toshiba's level shifter ICs → Click Here # **Appendix Lists of products and packages** ### Lists of Toshiba's level shifters List of level shifters #1 (unidirectional, up translation) List of level shifters #2 (unidirectional, down translation) List of level shifters #3 (bidirectional, up/down translation) Toshiba's Level Shifters Line-up #1 (Unidirectional $\cdot$ Up translation) | | | | | | | | | | | Welfaces decembed to | | | |-------------|--------------------|------------------|-------------|-------------------|--------------------|--------------------------------------|---------------------------|----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------| | | | Product Category | tegory | Product Name | circuits | Package | Vcc(opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #1 | loн /lor (mA) | | | Utilize | | TI 71.17 | TC74HCTxxx | | DIP/SOP/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | ç | 70.7 | | | TTI -Ipplit | ( | _ | 74HCTxxx | 202 | SOIC/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 87 | b @V <sub>CC</sub> =4.5V | | | 1 E-11 pac | CMOS | 74AC TO | TC74ACTxxx | 4,6,8 | DIP/SOP/TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 6 | 24 @V <sub>CC</sub> =4.5V | | | VCC=4.5 -5V) | | Ė | TC74VHCTxxx | 1~8 | DIP/SOP/TSSOP/US | 4.5~5.5 | 2 | 5.5 | 2→5.5 | C | 700 | | | | | /4VHC<br>7 | 74VHCTxxx | 1~8 | TSSOP | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 6:6 | 8 @V <sub>CC</sub> =4.5V | | | | Product Category | | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>ouT</sub> (max)(V) | Voltage translation | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #1 | Ι <sub>ομ</sub> /Ι <sub>οι</sub> (mA) | | | | d) | TTI-level T | TC7WTxxx | 2 | SM8 | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 28 | 6 @V <sub>CC</sub> =4.5V | | | | Logic | | TC7 SETxxx | - | SMV/USV | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 11.9 | 8 @V <sub>CC</sub> =4.5V | | | | (2) | | | | | #1: max valu | #1: max value at V <sub>CC</sub> (opr.) max, Ta=85 | رړ | CL=50 pF, Function: CMOS logic IC(244)/L-MOS(125) | : CMOS logic IC(24 | 4)/L-MOS(125) | | | Utilize | Product Category | tegory | Product Name | Number of | Package | Vcc(opr.)(V) | V <sub>CC</sub> (opr.)(V) V <sub>IH</sub> (min)(V) | Vour(max)(V) | Voltage translation | t <sub>PLZ</sub> /t <sub>PZL</sub> (ns) #2 | IoH /IoL (mA) | | | Opposito | | ÷ | 74VHCV05/07 | | TSSOP | 1.8~5.5 | 1.65 | 5.5 | 1.65→5.5 | | | | ٥١٥٥١٥ | Open-Diam. | | /4VHC | TC74VHCV05/07 | | SN | 1.8~5.5 | 1.65 | 5.5 | 1.65→5.5 | | 16 @Vcc=4.5V | | ) Piligle | + Output tolerant | Logic IC | 74 CX | 74LCX05/07 | ٥ | TSSOP | 1.65~5.5 | 1.65*0.9 | 5.5 | 1.5→5.5 | 4 | 24 @Vcc=3.0V | | Madio | | | | TC74LCX05/07 | | ns | 1.65~5.5 | 1.65*0.9 | 5.5 | 1.5→5.5 | ٠ | ************************************** | | Suppriy | | Product Category | | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min)(V) | V <sub>our</sub> (Max)(V) | Voltage translation range (V) | t <sub>PLZ</sub> /t <sub>PZL</sub> (ns) #2 | IIOH /IOL (MA) | | | | | VHS | TC7SH09 | , | SMV/USV | 2.0~5.5 | 1.5 | 5.5 | 1.5→5.5 | 8 | 8 @V <sub>cc</sub> =4.5V | | | | One-gate | <u></u> | TC7SZ05/07 | - | SMV/USV/ESV/fSV | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 4.5 | | | | | Logic | SHS | TC7PZ05/07 | 2 | 9SN | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 3.9 | 24 @V <sub>CC</sub> =3.0V | | | | (L-MOS) | | TC7WZ05/07 | С | NS8 | 1.65~5.5 | 1.65*0.75 | 5.5 | 1.3→5.5 | 3.9 | | | | | | LVP 7 | 7UL1G07 | 1 | ASN | 0.9~3.6 | 6.0 | 3.6 | 0.9→3.6 | 12.8/4.1 | 8 @V <sub>cc</sub> =3.0V | | | | | | | | #2: max value at $V_{CC}(opr.)$ max, | cc(opr.)max, | Ta=85 ℃, | =50 pF (7UL1G:3 | CL=50 pF (7UL1G:30pF), Function: CMOS logic IC(05)/L-MOS(05,07,09) | IOS logic IC(05)/L-N | 10S(05,07,09) | | | Utilize | Product Category | itegory | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | V <sub>IH</sub> (min) (V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | tplH/tpHL (ns) #3 | <sub>0H</sub> /1₀∟ (mA) | | | LVTTL-input | One-gate | | 7UL1Txxx | - | NSN | 2.3~3.6 | 1.1 | 3.6 | 1.1→3.6 | 4.7/5.0 | | | | (VCC=2.3-3.6V) | Logic<br>(L-MOS) | N | 7UL2Txxx | 2 | US8 | 2.3~3.6 | 1.1 | 3.6 | 1.1→3.6 | 7.5/5.2 | 8 @V <sub>CC</sub> =3.3V | | | | | | | | | #3: max valu | e at V <sub>CC</sub> (opr.) | max, V <sub>IN</sub> =1.65 V | #3: max value at $V_{CC}$ (opr.)max, $V_{IN}$ =1.65 V, Ta=85°C, CL=15 pF, Function : L-MOS(125) | oF, Function : L-MOS | 5(125) | | | Utilize | Product Category | itegory | Product Name | Number of circuits | Package | Vcc(opr.)(V) | V <sub>IH</sub> (min)(V) | Vour(max)(V) | Voltage translation range (V) | tplh/tpHL (ns) #4 | llou /lot (mA) | | | TTI /I VTTI -input | | | | | | 4.5~5.5 | 2 | 5.5 | 2→5.5 | 5.6 | 16 @V <sub>CC</sub> =4.5V | | | | I evel Shifter | ifter | 7.41 V.4Tvvv | 4 | ZINGOP/IIS | 3.0~3.6 | 1.35 | 3.6 | 1.35→3.6 | 8.1 | 8 @V <sub>CC</sub> =3.0V | | | (VCC=1.65-5.5V) | | 3 | 145441999 | r | | 2.3~2.7 | 1.2 | 2.7 | 1.2→2.7 | 12.4 | 3 @V <sub>CC</sub> =2.3V | | | | | | | | | 1.65~1.95 | 1 | 1.95 | 1→1.95 | 33.2 | 2 @V <sub>CC</sub> =1.65V | | | | | | | | | #4:max v | alue at V <sub>CC</sub> (or | #4:max value at $V_{CC}$ (opr.)max, $V_{IH}(min)$ , | | Ta=85 $^{\circ}$ C, CL=30 pF, Function : CMOS logic IC(125) | S logic IC(125) | | | | Product Category | | Product Name circ | Number of circuits | Package V <sub>CCA</sub> (V) | ) V <sub>CGB</sub> (V) | V <sub>In</sub> (min)(V) | V <sub>OUT</sub> (max)(V) | Voltage translation range (V) | n t <sub>рци</sub> /t <sub>рнц</sub> (ns) #5 | loμ /loc (mA) | | VIOUIS JEIO | <u> </u> | | | TC7 SP3 125 | | HE | 1 65~3 6 | | | | | 12 @V <sub>CCA</sub> =1.1V,V <sub>CCB</sub> =3.0V | | 1720 | <u> </u> | | | TC7SPN3125 | | | | 1 | | 4 | | 3 @V <sub>CCA</sub> =1.1V,V <sub>CCB</sub> =3.0V | | | | Level Shifter | | TC/SP334 | | MP6C 1.1~2./ | / VccA~3.6 | VccA*0.65 | 9.6 | 0.72→3.6 | | 3 @Vcca=1.1V,Vcca=3.0V | | | | | | TC/WP3125 | 2 | US8 | 1.65~3.6 | | | _ | 22 | 12 @V <sub>CCA</sub> =1.1V,V <sub>CCB</sub> =3.0V | #5: max value at $V_{CC}$ (opr.)max, $V_{IH}$ (min), Ta=85 $^{\circ}$ C,CL=30 pF Toshiba's Level Shifters Line-up #2 (Unidirectional· Down translation) Single Supply | Product Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input | Voltage translation | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #6 | I <sub>OH</sub> /I <sub>OL</sub> (mA) | |------------------|-----------------------------------------|--------------------|------------------------|---------------------------|-------|---------------------|--------------------------------------------|----------------------------------------| | | | | | | | range (v) | | | | | TC74VHCxxx | Ç | DIP/SOP/TSSOP/US 2~5.5 | 2~5.5 | 5.5 | 5.5→2 | 10 @V =2 3V CI =1EnE | 0 @ / = 4 5/ | | 71//// | | f 2,1 | SOP/TSSOP/US | 2~5.5 | 5.5 | 5.5→2 | 10 @vcc-3.3v, cr-13pr | ^C.+-⊃>^⊕ o | | + | TC74VHCV*** | 01 | TSSOP/US | 1.8~5.5 | 5.5 | 5.5→1.8 | 10 @V <sub>CC</sub> =3.3V,CL=15pF | N3 V- N8 31 | | | 74VHCV*** | ò | TSSOP/US | 1.8~5.5 | 5.5 | 5.5→1.8 | 15 @V <sub>CC</sub> =2.3V,CL=15pF | 10 MC-1-33 | | 741.0 | **** | 12.16 | 311/aO331/aO3 | 1 653 6 | 9 6 | 36-166 | 8.5 @V <sub>CC</sub> =2.3V,CL=30pF | 70 c= 78 VC | | 1 | | TATO | | T.03/23.0 | 2.5 | 0.0<br>1.03 | 25 @V <sub>CC</sub> =1.65V,CL=30pF | ^0.c−ɔɔ^m +z | | 7//// | ***^\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 1 2,16 | SII/dUSST | 1 25,3 6 | 9 8 | 26-117 | 4.2 @V <sub>CC</sub> =2.3V,CL=30pF | 70 E76 VC | | )<br>} | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 7.70 | 507,000 | 1.2.2.0 | 0. | 3.0 / 1.2 | 42 @V <sub>CC</sub> =1.2V,CL=15pF | ^∪.C=33,© +2 | | Product Ca | itegory | Product Category Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant (V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #7 | II <sub>он</sub> /I <sub>ог</sub> (mA) | |------------|---------|-------------------------------|--------------------|-----------------|---------------------------|-----------------------|-------------------------------|--------------------------------------------|-----------------------------------------| | | 9 | TC7SHxxx | П | SMV/USV | (<br>( | L | ,<br>L<br>L | L | 0 | | | SH> | TC7WHxxx | 1,2,3 | 8SN/8WS | د.0~5.5<br>د.5~0.2 | ი.ი | 5,5→2 | 9.5 @Vcc=3.3V,CL=15pr 8 @Vcc=4.5V | 8 (UV <sub>CC</sub> =4.5V | | | | 70723CJT | , | /\03//\02//\011 | 1 60.00 | L | 10 17 00 | 11.5 @V <sub>cc</sub> =1.65V,CL=15pF | | | One-Gate | | IC/ 32XXX | - | VSI/VSI/VSU | 1.03~3.3 | 0.0 | | 8 @V <sub>cc</sub> =2.3V,CL=15pF | | | Logic | Ü | TC7023 | , | 9311 | 1 60.00 | L | 17 17 1 | 10 @V <sub>CC</sub> =1.65V,CL=15pF | 70 6- V@ VC | | (L-MOS) | 5 | IC/F2XXX | 7 | 980 | 1.03~3.3 | 0.0 | 0.17-0.0 | 7 @V <sub>CC</sub> =2.3V,CL=15pF | 74 @ VCC - 3:04 | | | | TC7///2/2/2 | ٠ | CMO/HCO | 1 65.5 5 | ш | E 5.1 | 11.5 @Vcc=1.65V,CL=15pF | | | | | 1 C / W Z X X X | า | 31416/036 | T.03/23.3 | <br> | 0.1 / 0.0 | 8 @Vcc=2.3V,CL=15pF | | Input Tolerant Utilize #6: Ta=85 °C, Function: CMOSlogic IC (244) | Product Category | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant (V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #8 | loul/lor (mA) | |------------------|--------------|--------------------|-----------|---------------------------|-----------------------|-------------------------------|--------------------------------------------|---------------------------| | | | | | 4.5~5.5 | | 5.5→4.5 | 5.6 | 16 @V <sub>CC</sub> =4.5V | | 4:40 | 741 V/4Txxxx | _ | OI MACOOF | 3.0~3.6 | ш | 5.5→3.0 | 8.1 | 8 @V <sub>CC</sub> =4.5V | | רבאבו אווו ובו | /4LV4 XXX | <b>t</b> | 13304/03 | 2.3~2.7 | o. | 5.5→2.3 | 12.4 | 3 @V <sub>CC</sub> =2.3V | | | | | | 1.65~1.95 | | 5.5→1.65 | 33.2 | 2 @V <sub>CC</sub> =1.65V | $@V_{CC} = 3.0V$ 7.1 Vcc=1.65V,CL=15 p F 5 V<sub>CC</sub>=2.3V,CL=15pF USV #7:Ta=85 °C, Function: L-MOS TC7PZ(04), except TC7PZ Toshiba's Level Shifters Line-up #2 (Unidirectional Down translation) | <u> </u> | | |---------------|--| | Single Supply | | | | | | | Product Category | ategory | Product Name | Number of circuits | Package | V <sub>cc</sub> (opr.)(V) | Input<br>tolerant(V) | Voltage translation range (V) | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) #9 | Ιομ /Ιοι (mA) | |-------------|------------------|------------|---------------|--------------------|-----------------|---------------------------|----------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | | | 74VHC03 | - | TSSOP | | | | 12 @V = 2 3V CI = F0 = F | | | | | | TC74VHC03 | 1 | SOP/US | L | | Ç | 15 @Vcc=5.5V,UC=30pr | 77.00 | | | | 7.5 | 74VHC05/07 | 9 | TSSOP | c.c~7 | | 3.5 <del>.</del> 7∠ | 17 10/10 2 27/10 21 | | | | CMOS | /4/<br>DE/ | TC74VHC05/07 | ı | SOP/US | | Li<br>Li | | 12 @vcc=5.3v,cL=30pr | | | į | Logic IC | | 74VHCV05/07 | | TSSOP | т.<br>П | 0:0 | 0 1 | V3 1- 1/8 31 3.05 3.05 5.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3.05 3 | 16 @V -4 EV | | Utilize | | | TC74VHCV05/07 | | SN | 1.0,43.3 | | 3.3~71.0 | 18/ 13 @ VCC=2:3 V,CE=30pF | 10 @ CC+=30 | | Input | | 77 172 | 74LCX05/07 | | TSSOP | 1 CE - · E | | E 5.4 6E | 13 @Vcc=2.3V,CL=30pF | 74 @V =4 EV | | holerant | | /4LCA | TC74LCX05/07 | | SN | T.03~3.3 | | 3.3~1.03 | 26 @Vcc=1.65V,CL=30pF | ^C.+=⊃⊃^₪ +2 | | Open—drain) | | | | Number of | 2 | 700 | Input | Voltage translation | 00 m (200) 22 4 | (400) | | | Product Category | ategory | Product Name | circuits | Раскаде | V <sub>CC</sub> (opr.)(V) | tolerant (V) | range (V) | tpLH/tpHL (NS) #10 | Гон/Лог (ПЛА) | | | | VHS | TC7SH09 | | SMV/USV | 2.0~5.5 | 5.5 | 5.5→2 | 8.5 @Vcc=3.3V,CL=15pF | 8 @V <sub>CC</sub> =4.5V | | | One-Gate | | TC7SZ05/07 | - | SMV/USV/ESV/fSV | 1.65~5.5 | 5.5 | | 11 @Vcc=1.65V,CL=50pF | | | | Logic | SHS | TC7PZ05/07 | 2 | 9SN | 1.65~5.5 | 5.5 | 5.5→1.65 | 10 F @\/cc_1 6E\/Cl _E0¤E | 24 @V <sub>CC</sub> =4.5V | | | (L-MOS) | | TC7WZ05/07 | 3 | US8 | 1.65~5.5 | 5.5 | | 10.3 @VCC=1.03 V,CL=30pr | | | | | LVP | LVP 7UL1G07 | 1 | NSV | 0.9~3.6 | 3.6 | 3.6→0.9 | 10.5/7.9 @Vcc=1.65V,CL=15pF | 8 @V <sub>CC</sub> =3.0V | Toshiba's Level Shifters Line-up #3 (Bidirectional, Up/Down translation) | | | | | - | | | | | | | | | | |--------|------------------|--------------------|---------------------------------|-------------------|-----------|-------------|----------------------|--------------------------|-------------------------------------------------------------------------|------------------------------------|-------------------------------------|-------------------------------------------------------|-----------------------------------| | | Pro | Product Category | Product Number of Name circuits | _ | Package V | rHA(min)(V) | V <sub>CCB</sub> (V) | V <sub>THB</sub> (min)(V | Package $V_{IHA}(min)(V)$ $V_{CCB}(V)$ $V_{IHB}(min)(V)$ tolerant $(V)$ | Voltage translation range (V) | Supply Voltage<br>Condition | t <sub>PLH</sub> /t <sub>PHL</sub> (ns) @Ta=85°C | LoH /LoL (mA) | | | | TC241 CY163245ET | | | | | | | | | | V <sub>CCA</sub> =5.0±0.5, V <sub>CCB</sub> =2.5±0.2 | 24 (A port/B port) | | | | 10.7ECA103E131 | | | 7 5~5 5 | 0 | 23~36 | 1 7 | | 5.5→2.3 (A→B) | V | A→B (9.0) 30pF, B→A (8.0) 50pF | $V_{CCA}$ =4.5V, $V_{CCB}$ =3.0V | | | | TC7AI CYD1633AEET | | • | | ٧ | 5 | ì | | 1.7→5.5 (B→A) | V CCA VCCB | V <sub>CCA</sub> =5±0.5, V <sub>CCB</sub> =2.5±0.2 | 12 (A port/B port) | | | 741 CX | 107 TECANTIONS 101 | 4 | TSSOP | | | | | 7.7 | | | A→B (9.5) 30pF、B→A (9.0) 50pF | $V_{CCA}$ =4.5V, $V_{CCB}$ =3.0V | | | \<br>\<br>\ | TC7AI CY16A2A5ET | 3 | 5 | | | | | ? | | | V <sub>CCA</sub> =2.5±0.2, V <sub>CCB</sub> =5±0.5 | 24 (A port/B port) | | Ruffer | | 1C/4FC/104543F1 | | | 20.00 | 1 | 7 0 0 | ٢ | | 1.7→5.5 (A→B) | 3 | A→B (9.0) 50pF, B→A (8.4) 30pF | $V_{CCA}$ =4.5V, $V_{CCB}$ =3.0V | | ם<br>ב | | TC741 CVB16434EET | | _ | 2.5~5.5 | 1.7 | 0.0<br>0.0 | 7 | | 5.5→2.3 (B→A) | VCCA ~ VCCB | V <sub>CCA</sub> =2.5±0.2, V <sub>CCB</sub> =5±0.5 | 12 (A port/B port) | | Tvpe | | IC/4FCAR104243F1 | | | | | | | | | | A→B (10) 50pF, B→A (9.0) 30pF | $V_{CCA}$ =4.5V, $V_{CCB}$ =3.0V | | ) L | | TC74VCV16334EET | | | 2 20.2 6 | 1.6 | 1 650.07 | * * * | | 3.6→1.65 (A→B) | \/<br>\/ | V <sub>CCA</sub> =3.3±0.3, V <sub>CCB</sub> =1.8±0.15 | 24 (A port/B port) | | | 70777 | 1C/4VCA103243F1 | Ų | 10000 | 2.5~5.5 | 1.0 | 1.05~2./ | 0.00 V | 9.0 | 1.1→3.6 (B→A) | VCCA VCCB | A→B (7.1) 30pF, B→A (5.5) 30pF | $V_{CCA}=3.0V$ , $V_{CCB}=2.5V$ | | | \<br>\<br>\<br>\ | TCZAVCVACAZ | 0 | | 1 65 7 | 100* | 2 55 6 | 4 | 2000 | 1.1→3.6 (A→B) | ~ | $V_{CCA}=1.8\pm0.15$ , $V_{CCB}=3.3\pm0.3$ | 18 (A port) /24 (B port) | | | | 1C/4VCA104243F1 | | 7 | | VCCA TU.DO | 2.5~3.0 | 1.0 | | 3.6→1.65 (B→A) | VCCA < VCCB | A→B (5.5) 30pF, B→A (7.1) 30pF | $V_{CC}A=2.3V$ , $V_{CCB}=3.0V$ | | | | 3CFCGMCOT | | | | | | | | | | V <sub>CCA</sub> =1.8±0.15, V <sub>CCB</sub> =3.3±0.3 | 3 (A port) /12 (B port) | | | Level | IC/IMP3123 | E | CCOB/11C 1 12.2 7 | 7 0.01 | 1 *0 6 | 1 650.2 6 | 1 65*0 65 | 9 | 1.1*0.65→3.6 (A→B) | \<br>\<br>> | A→B (7.8) 30pF, B→A(8.9) 15pF | $V_{CCA}=1.65V$ , $VC_{CB}=3.0V$ | | | Shifter | TC TOTAL OF | _ | SOL/OSS | 1.1~2./ | 1.1.0.03 | 1.05~5.0 | | | 3.6→1.1 (B→A) | VCCA ~ VCCB | V <sub>CCA</sub> =1.8±0.15, V <sub>CCB</sub> =3.3±0.3 | 3 (A port) /3 (B port) | | | | IC/IMPIN3125 | | | | | | | | | | A→B (14.8) 30pF, B→A(8.9) 15pF | $V_{CCA} = 1.65V, V_{CCB} = 3.0V$ | | | | | | | | | | | | | | | | | | | | | | | | | | Input/Output | | | | | | | 9 | duct Catorine | Product | Product Number of | | | | 6 | Characteristics | Voltage translation Supply voltage | Supply voltage | | | | | 2 | rroduct category | Name | circuits | Раскаде | | VCCA (V) | V CCB (V) | (translating up) | range (V) | condition | TPLZ/TPZL (INS) @18=65 C | | | | | | | | | | | | (V <sub>OHU</sub> ) | | | | | | | | TC7MPB9307 | SPST | | | | | | | | | | | | revel | | TC7MPB9326 | FOGO | 8 | | | | | | | | | | | Shift | | TC7MPB9327 | ا<br>ا | | TSSOP/US | sn/ | | | | | | Vcca=3.3±0.3, Vcca=5±0.5 | | | Bus | Dual supply | oply TC7QPB9306 | | , | | | | - | 1.4@V <sub>CCA</sub> =1.65 | 1776 (7.18) | | 11/9 @RL=1kΩ,CL=30pF | | | Switch | Level shift | hift TC7QPB9307 | | 4 | | 1.65 | 1.65~5.0 2 | 2.3~5.5 | 2.05@V <sub>CCA</sub> =2.3 | ٠, | V <sub>CCA</sub> <v<sub>CCB</v<sub> | | | | | Bus switch | TC7WPB9306 | ZP.CT | 2 | - | Ι, | | | 2./@V <sub>CCA</sub> =3.0 | | | V <sub>CCA</sub> =2.5±0.2, V <sub>CCB</sub> =5±0.5 | | | | | TC7WPB9307 | 5 | 2 | 020 | <u> </u> | | | | | | | | | | | TC7SPB9306 | | 1 | | Γ. | | | | | | | | | | | TC7CPRG307 | | - | £ | 0 | | | | | | | | Dual Supply ### Lists of packages for Toshiba's level shifters #### **RESTRICTIONS ON PRODUCT USE** Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product". - . TOSHIBA reserves the right to make changes to the information in this document and related Product without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website. - · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS. Toshiba Electronic Devices & Storage Corporation https://toshiba.semicon-storage.com/ap-en